**Review** article

Contents lists available at ScienceDirect

# **Energy Reports**



journal homepage: www.elsevier.com/locate/egyr

# A structural overview on transformer and transformer-less multi level inverters for renewable energy applications



# Dhanamjayulu C.<sup>a,\*</sup>, P. Sanjeevikumar<sup>b</sup>, S.M. Muyeen<sup>c,\*</sup>

<sup>a</sup> School of Electrical Engineering, Vellore Institute of Technology, Vellore, India

<sup>b</sup> CTiF Global Capsule (CGC) Laboratory, Department of Business Development and Technology, Aarhus University, Birk Centerpark 15, 7400 Herning, Denmark

<sup>c</sup> Department of Electrical Engineering, Qatar University, Doha, 2713, Qatar

#### ARTICLE INFO

Article history: Received 7 February 2022 Received in revised form 6 June 2022 Accepted 28 July 2022 Available online 20 August 2022

Keywords: Multilevel inverters (MLI) Transformer less MLI (TL-MLI) Transformer-based MLI (T-MLI) Cost function (CF) Renewable energy applications

## ABSTRACT

In general, multilevel inverters (MLIs) are regarded as advanced power conversion systems required for medium-voltage and high-power applications. The purpose of this article is to provide an overview of recently investigated MLI topologies classified into various categories based on the transformer requirement such as the transformer less (TL-MLI) and transformer-based (T-MLI) with single and multi-source topologies of symmetric, asymmetric, hybrid and single DC sources for renewable energy applications. For the previous few decades, multiple new variants of each group have been developed. The design and functioning of each topology, as well as each group, are examined in this study. T-MLI topologies of H-bridge, three-leg inverter-based, and other T-MLI configurations are discussed from a configuration standpoint. Each topology's state-of-the-art of both MLI configurations and problems are treated separately. Furthermore, the disadvantages and benefits of each topology have been thoroughly addressed. Finally, a comparison of existing topologies is conducted to determine the optimal topology based on several performance characteristics and the cost evaluation has been presented. This article provides a comprehensive overview of recently developed multilevel inverters and provides a solution for developing the MLIs for future research on renewable energy applications.

© 2022 The Authors. Published by Elsevier Ltd. This is an open access article under the CC BY license (http://creativecommons.org/licenses/by/4.0/).

#### Contents

| 1. | Introduction                            |            |                                                                            |       |  |
|----|-----------------------------------------|------------|----------------------------------------------------------------------------|-------|--|
| 2. | Transformer less MLI                    |            |                                                                            |       |  |
|    | 2.1. Single source transformer less MLI |            |                                                                            |       |  |
|    | 2.2.                                    | Multi-s    | source transformer less MLI                                                | 10306 |  |
| 3. | Trans                                   | former b   | ased MLI                                                                   | 10310 |  |
|    | 3.1.                                    | Single     | source transformer-based MLI                                               | 10312 |  |
|    | 3.2.                                    | 3-L inv    | erter-based topologies                                                     | 10316 |  |
|    |                                         | 3.2.1.     | Delta-star connected transformer (DST) based inverter                      | 10316 |  |
|    |                                         | 3.2.2.     | Reduced switch type (RS) MLI.                                              | 10317 |  |
|    | 3.3.                                    | Hybrid     | topologies                                                                 | 10318 |  |
|    |                                         | 3.3.1.     | Cascaded transformer-based reduced device count (CTRS) inverter            | 10318 |  |
|    |                                         | 3.3.2.     | MLI based on bi-directional switches with cascaded type transformer (BSCT) | 10318 |  |
|    |                                         | 3.3.3.     | MLI based on reduced switch type cascaded transformer (RSCT)               | 10318 |  |
|    |                                         | 3.3.4.     | Transformer type MLI cascaded multi-source RES                             | 10320 |  |
| 4. | MLI: (                                  | Cost asse  | ssment                                                                     | 10320 |  |
| 5. | Concl                                   | usion      |                                                                            | 10324 |  |
|    | Declaration of competing interest       |            |                                                                            |       |  |
|    | Data a                                  | availabili | ty statement                                                               | 10325 |  |
|    | Ackno                                   | wledgm     | ent                                                                        | 10325 |  |
|    |                                         |            |                                                                            |       |  |

\* Corresponding authors.

E-mail addresses: dhanamjayulu.c@vit.ac.in (Dhanamjayulu C.), sm.muyeen@qu.edu.qa (S.M. Muyeen).

#### https://doi.org/10.1016/j.egyr.2022.07.166

2352-4847/© 2022 The Authors. Published by Elsevier Ltd. This is an open access article under the CC BY license (http://creativecommons.org/licenses/by/4.0/).

#### 

#### 1. Introduction

The world's fossil resources have been depleted due to the rise in electricity consumption. As a result, several measures are to be taken to make fossil fuels last longer. Two basic strategies distinguish the literature. It is necessary to make the most efficient use of existing power resources, as well as to increase the usage of renewable energy sources including photovoltaics, wind, geothermal, and nuclear power. Electrical power converters can technically perform the tasks with a high level of efficiency. i.e., all harmonics are present in a square wave created by DC to AC converter (inverter). As a result, low pass filters are removed to increase the waveform quality. Higher voltage is not supported with more than one switch in high-power applications, a typical two-level inverter is used. MLIs are indicated as a suitable option for high-power and medium-voltage applications under certain scenarios. The basic classification of MLI based on several parameters is represented in Fig. 1. For easy understandability, a summary of the concept is represented in Fig. 2. The typical two-level inverter and basic MLI designs, such as Diode Clamped MLI, Flying Capacitor MLI, and Cascaded MLI, are shown in Fig. 3 presented progressively by Nabae et al. in Nabae et al. (1981), Meynard et al. in Meynard and Foch (1992), and Hammond in Hammond (1997) are the main MLI configurations.

Each basic MLI may have its own set of characteristics and challenges. Indeed, in any MLI, increased levels enrich the output waveform's quality, and appropriate switching strategies increase their potential when it comes to load balancing, reducing losses, a good power factor, a much smaller filter, lower power switching device voltage stress and increased efficiency. Several approaches are introduced to modulate the overall performance of MLI are introduced in José et al. (2009). Most of the industries now operate on a variety of MLIs, including power quality appliances (José et al., 2009), traction (Akagi and Hatada, 2009), renewable energy uses (Liu et al., 2009), automobiles, transmission of energy (Liu et al., 2014), uninterruptable electricity supply (Etxeberria-Otadui et al., 2008), industrial drives (Islam et al., 2014). Multi-level inverters have been designed as one of the most appealing alternative methods for the use of medium/high voltage converters for more than five decades (Islam et al., 2014). Individual or diversified DC sources such as batteries or rectifiers, flying condensers, pumping lines, and photovoltaic (PV) panels utilize MLIs to provide a sinusoidal voltage with little distortion in Vijeh et al. (2019).

High voltage waveforms can be efficiently generated at the converter output using a mix of low voltage DC sources and semiconductor switches (Ghasemi et al., 2012). The voltage stress on the switches is substantially lower than the output stress since the switch rating is controlled by the DC source rating. Boker and Bannister in Ng et al. (2008) designed the first topology converter with multiple DC sources in the 1970s, which is generally referred to as cascading H-bridge (CHB) MLI. Each source has been linked to a single-phase inverter, resulting in a single cell. As shown in Fig. 3(a), it is possible to create a multi-level output using many cells in a cascade. Baker developed a single source MLI topology called diode clamping (NPC) a few years later, in the 1980s in Nabae et al. (1981). Despite only having one DC source, it necessitates a large number of diodes connected to a neutral point, as illustrated in Fig. 3(b). By employing Pulse Width Modulation (PWM) schemes, Nabae et al. (Kouro et al., 2010) published the NPC implementation in 1981. Fig. 3(c) illustrates flying condensers or flying condensers MLI, by Meynard and coll and Lavieville et al. respectively introduced in the 1990s in Meynard and Foch (1992), Chivite-Zabalza et al. (2013). While only one DC source is needed, the size of flying condensers is increased in FC-MLI, which creates control complexity. The three topologies have been viewed in literature as the fundamental MLI topologies (Vijeh et al., 2019; Gupta et al., 2016; Bana et al., 2019; Rodríguez et al., 2002). MLIs are extensively utilized for DC-to-AC conversions in power and transportation systems, as well as renewable energy systems in flexible AC transmission systems (FACTS) (Chivite-Zabalza et al., 2013; Soto and Green, 2002), High voltage DC transmission systems (HVDC) (Jung et al., 2017), High power frequency systems (HPF) (Shu et al., 2017; Hoon et al.,



Fig. 1. Classification of multilevel inverters.



Fig. 2. Summary of the concept of MLI.

2018), varying frequency drives (VFD) (Diab et al., 2018; Dixon et al., 2010), pumped storage plants (PSP) (Joseph and Chelliah, 2018; Bocquel and Janning, 2005; Pronin et al., 2012), hydrogen fuel cell (Dhanamjayulu et al., 2020b) and grid-connected or standalone PV systems (Zhang et al., 2018b).

The MLIs offer various advantages described in Raju et al. (2019), Priya et al. (2019):

- The creation of high-quality waveforms with low harmonics and low-stress dv/dt, results in significant reductions in electromagnetic interference (EMI) and total harmonic distortion (THD).
- Working in low and fundamental switching systems, particularly for high-power applications, can result in lower switching losses, which is beneficial in improving efficiency and cooling requirements.
- The integration of low-rate standard semi-conductors in high-voltage production without being coupled in series, as in medium-sized two-level inverters.
- In many situations, a low/zero common voltage (CMV) can reduce CMV drawbacks, such as stress in power systems in carriages of driven motors fed by MLIs.

Various MLIs also have other strategic advantages, such as decreased operation, modularity, transformer voltage and current scalability, high redundancy, and fault tolerance in the switching states. These benefits are also covered by the expenses of a large variety of passive and active components such as DC sources, flying condensers, inductors, diodes, and switches (Kaarthik et al., 2015). As a result, the inverter's size, cost, and complexity have increased (Xiao et al., 2015). As a result, one of the most important research developments in this field is the current proposal for unique mixes to enhance the level number while using a small number of components (Gupta and Jain, 2014a). Every year, various articles were published on the topics of increased efficiency, energy density, control simplicity, reliability, cost, and MLI application extension. As a result, it is critical to evaluate stateof-the-art information in this field regularly to keep the baselines or current considerations up to date, and there are numerous reviews available in this field. (Hasan et al., 2014). The majority of these studies provide a detailed assessment of MLIs based on specific applications or converter families, such as transportation (Ronanki and Williamson, 2018), medium voltage (Rodriguez et al., 2007) modular MLIs (Ronanki and Williamson, 2018), HVDC



Fig. 3. Classical topologies (a) CHB-MLI (b) NPC-MLI (c) FC-MLI (Venkataramanaiah et al., 2017).



Fig. 4. A new cascaded MLI with a non-isolated dc-link (Soto et al., 2003).



Fig. 5. CHB-MLI configuration (Saeedifard et al., 2012).

applications (Nami et al., 2015) and renewable energy integration (Bana et al., 2019). The switch to the level ratio (SLR) or component by a level factor (CLF) is also employed as a standard count among topologies in previous analyses (Salem et al., 2015), it does not take into account component rates, costs and stress (Rabinovici et al., 2013).

Transformer-less MLI (TL-MLI) topologies, on the other hand, reduce DC voltage sources. However, it suffers from the same drawbacks as symmetrical and asymmetrical MIs, which can be addressed by employing the transformer-based MLIs (T-MLI) (Muneshima et al., 2011). As a result, MLI topologies based on a single DC source became widespread. Transformer-less single DC source MIs (TL-SDCMI) and transformer-based single DC source MLIs are the two varieties (T-SDCMI) (Gateau et al., 2001) as shown in Fig. 2.

Renewable energies account for 25% of worldwide power generation capacity in the current environment (Najjar et al., 2016). The rise in clean energy plants is primarily due to the high levels of pollution produced by burning fossil fuels to meet rising electricity demand. As a result, PV systems need multiple inverters to convert direct current to alternating current. However, the use of multilayer inverters in renewable energy applications poses unique issues, such as the need for a transformer in gridconnected systems to avoid leakage currents. The work's stateof-the-art is a result of the growing demand for more renewable energy and the usage of transformer-based and transformer-less inverters as a grid interface for these technologies. A comparison of the primary multilevel inverter voltage-source topologies utilized in transformerless and transformer-based PV systems is also presented in the article.

The single DC source (T-SDCMLI) can be used without any additional passive components with the help of a transformer. Other advantages of using a transformer in a single DC source MLI include (Bircenas et al., 2002; Singh et al., 2018):

- Between the AC load and the DC source, the T-SDCMLI provides galvanic isolation.
- The voltage transformation can be accomplished by adjusting the turns-ratio of the various transformers.
- The transformer aids in the production of a large number of levels with low THD.
- ► Interfacing with utility applications is simple.
- The cascaded transformer leakage reactance reduces highorder harmonics in the output voltage.

Regardless of the merits mentioned above, as the number of levels in the output voltage increases, using a lot of transformers in a topology increases the cost, weight, and size (Surendra Babu and Fernandes, 2014). The TSDCMLI topologies. The main problem is to reduce the number of transformers and semiconductor switches to obtain a large number of levels and, as a result, increase the output voltage (Khasim et al., 2021). In light of the



Fig. 6. 7-level MLI with series capacitors (Choi and Kang, 2015).

foregoing, this work gives an outline of the issues, as well as the benefits and limitations of TSDCMI topologies. Furthermore, by comparing several topologies, the ideal topology for a certain application may be quickly identified and deployed based on the requirements. The TSDCMI based topologies are well suited for the applications in which utilization of more than one DC source is required such a electric vehicles (Reddi Khasim and Dhanamjayulu, 2021).

Using various performance measures, several topologies were examined in terms of the number of transformers, semiconductor devices, and output voltage levels (Lu et al., 2013). Furthermore, the equipment required for all T-MLI implementations is described in great detail. Existing topologies include multiple circuit components with multiple sources, increasing circuit complexity and MLI cost (Stynski et al., 2009). In addition, procuring the numerous sorts of sources is problematic in real-time implementation. Existing MLIs have stronger harmonics, a higher TSV, and more power losses, which raises their cost. As a result, these are the limitations identified in the literature, which can be addressed by developing a solution for future single DC source MLIs with optimal components for renewable energy applications (Moeini et al., 2014). A brief of this study also assists researchers in identifying a suitable topology based on application-oriented needs that can be used in future publications.

The remainder of the article is as follows. The various architectures of transformer-less MLIs and a detailed classification and comparisons are presented in Section 2. Section 3 represents the transformer-based architectures with detailed comparisons and classifications. The cost evaluation of the MLIs is presented in Section 4. Finally, Section 5 provides a conclusion and future scope.

### 2. Transformer less MLI

Fig. 3 (Hammond, 1997; Kang et al., 2005) represents the traditional topologies developed in the 1980s and a patent was obtained to decrease the number of sources. In the 1990s, the CHBMLI-based inverter became popular in the case of the cascaded H-bridges (Hammond, 1997). Later launched was the MLI flying capacitor (FCMLI) (Meynard and Foch, 1992). These extra components were used by only one source (Rodríguez et al., 2002). On the other hand, CHBMLI resolves these problems, but it drives the H-bridge more than with its source. The respective parametric classifications are given in Table 1.

#### 2.1. Single source transformer less MLI

As more input, DC sources have been used to operate symmetric and asymmetrical MLIs, as mentioned above. As a result, a massive input setup with separate input transformers and restructuring of circuits is performed (Babaei et al., 2013). These systems' total cost, installation area, and inverter efficiency play a major role. To overcome these economic and technological challenges, researchers are creating a new MLI configuration based on a single DC source, which is explained in this section in detail. The characteristics of symmetric type MLIs are given in Table 2 and the component comparison is represented in Table 3.

When a single input DC source is used in Soto et al. (2003), authors Soto et al. showed a novel MLI. It is a five-leg structure, as shown in Fig. 4, consisting of two H-bridge cells connected in a cascade and two inductors at the center of the H-bridges (Ghat and Shukla, 2018). In this case, the positive poles of the two Hbridges are linked to one inductor, while the negative poles of the H-bridge cell are connected to the other (Pimentel et al., 2009). In addition, higher levels can include more H-bridge cells and interface inductors. The energy transfer from rear to front is a crucial feature of this edition. High-current switches are required at rates greater than those of a normal CHB inverter.

The availability of substituting the dc sources with H-bridge cells is implemented by the authors in Sepahv et al. (2013). In reality, condensers are placed in h-bridge cells where dc sources are provided, and only one authentic dc source is sent to a complete H-bridge cell. Fig. 1 depicts this system. 15. (b). This method enables the production of low-cost converters. However, the proposed design has one significant flaw: the condenser's voltage balance. To overcome the voltage balancing problem, a new algorithm PWM modulation of the phase shift approach is given. The suggested control technique provides extraordinarily flexible regulation when the inverter feeds contaminated load (highly inductive load).

The authors of Saeedifard et al. (2012) discussed the idea of the ability to balance loads by employing an Active Neutral Closed Point (ANPC), which examines and assesses its achievement shown in Fig. 5. The authors investigate the load balancing potential further using a new Space Vector Modulation (SVM) control method (Gao, 2016). Authors in the proposed SVM-based balancing technique, in particular, seven-tier converters are proposed and assessed different operating situations. In comparison with its seven-level hybrid arrangement (Manjrekar et al.,



Fig. 7. Symmetrical MLI structures (a) Babaei (2008) (b) Hinago and Koizumi (2009) (c) Hinago and Koizumi (2012) (d) Liu et al. (2017) (e) Ye et al. (2014) (f) Choi and Kang (2009) (g) Sarbanzadeh et al. (2019) (h) Kangarlu and Babaei (2013).



Fig. 8. Asymmetrical MLI structures: (a) Vahedi and Al-Haddad (2016b) (b) Vahedi et al. (2013) (c) Gupta and Jain (2013) (d) Gupta and Jain (2012b) (e) Babaei and Laali (2015) (f) Vijeh et al. (2016) (g) Samadaei et al. (2018) (h) Alishah et al. (2016).

2000) which uses eight semi-conductor devices per phase, the suggested architecture for seven levels requires more switching devices, and consists of 14 devices per phase. As more voltage condensers are present in the topology, which is a significant disadvantage.

In Choi and Kang (2015), the author developed a seven-level PWM inverter with a single DC supply represented in Fig. 6. The proposed design can significantly increase output voltage by using fewer switching components (Malinowski et al., 2010). In this design, the author used cascade H-bridges, diodes, active switches, and series capacitors. When energy storage devices such as capacitors are employed in a circuit, the circuit becomes

more efficient., it is well known that voltage balance issues may arise (Sahoo and Bhattacharya, 2018). The author, on the other hand, discusses this issue thoroughly and presents a novel control mechanism that is suitable for the application. The Maximum Voltage Ratio (MVR) is a recommended approach parameter according to the author and is MVR = 1 hence the design is not suited for use in a high-voltage environment.

#### Summary

Only single-phase (Banaei et al., 2012; Soto et al., 2003; Sanjeevan et al., 2016) MLI topologies have been presented in this section, and they are all based on single DC source MLI topologies. Because configuration operates on huge devices like condensers,

| Parameters                                       | Diode clamped (Dargahi et al., 2014)                                                                                                         | Flying capacitor (Khazraei et al., 2012)                                                                                                       | Cascaded H-Bridge MLI (Franquelo<br>et al., 2008; Qi et al., 2016)                                               |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Switch count in terms of number of level $(N_L)$ | $2(N_L - 1)$                                                                                                                                 | $2(N_L - 1)$                                                                                                                                   | $2(N_L - 1)$                                                                                                     |
| Number of dc sources                             | 1                                                                                                                                            | 1                                                                                                                                              | $(N_L - 1)/2$                                                                                                    |
| Number of diodes                                 | $(N_{L} - 1) \times (N_{L} - 2)$                                                                                                             | 0                                                                                                                                              | 0                                                                                                                |
| Number of capacitors                             | $(N_{L} - 1)$                                                                                                                                | $N_{L} \times (N_{L} - 1)/2$                                                                                                                   | 0                                                                                                                |
| Zero level generation                            | Clamping diodes and switches                                                                                                                 | Clamping capacitors and switches                                                                                                               | Only semiconductor<br>switches/diode                                                                             |
| Key features                                     | <ul> <li>Only one dc source is required</li> </ul>                                                                                           | <ul> <li>There is only one isolated</li> </ul>                                                                                                 | <ul> <li>Fewer devices count</li> </ul>                                                                          |
|                                                  | as an input                                                                                                                                  | source.                                                                                                                                        | • The circuit structure is scalable,                                                                             |
|                                                  | • Structure with a more<br>dependable and efficient basic<br>frequency                                                                       | • More flexibility in active and reactive power control                                                                                        | easy and very modular                                                                                            |
| Shortcomings                                     | <ul> <li>Many condensers and clamping<br/>diodes are necessary for greater<br/>level generation.</li> <li>Voltage balance is hard</li> </ul> | <ul> <li>Includes more condensers to achieve higher levels</li> <li>For high-power applications, the structure is large and costly.</li> </ul> | <ul> <li>More devices count</li> <li>More isolated dc sources are required</li> </ul>                            |
| Suggested applications                           | <ul> <li>For Medium and low voltage</li> <li>PV application and AC motor driving applications</li> </ul>                                     | <ul><li>For Medium and low voltage</li><li>Drives application</li></ul>                                                                        | <ul> <li>Medium-high voltage</li> <li>Drives, electric vehicles and applications for renewable energy</li> </ul> |

inductors, and transformers is indeed troublesome for medium power applications. These topologies could be widely used in the electrical market once bulky gadgets are removed. Due to the uneven architectures, the comparison of components becomes complex.

#### 2.2. Multi-source transformer less MLI

In general, multi-source MLIs are classified based on the magnitude of sources, such as symmetric based on equal sources (Gupta and Jain, 2014a; Farhadi Kangarlu and Babaei, 2013; Jacobson et al., 2010) shown in Fig. 7, asymmetric based on unequal sources (binary, trinary and etc.) (Alishah et al., 2016; Lai and Shyu, 2002; Gupta and Jain, 2012b) shown in Fig. 8, with inherent negative level (Vahedi and Al-Haddad, 2016a,b) or without inherent negative level (Thamizharasan et al., 2014; Babaei and Laali, 2015) single sources by capacitor links (Ilves et al., 2013; Hagiwara et al., 2010) regenerative architecture that can be used as a rectifier or inverter (Mudadla et al., 2015; Odeh et al., 2016) and NPC, FC, and CHB combine to form a hybrid (Hagiwara et al., 2010; Odeh et al., 2016). It is worth noting that the majority of these topologies share comparable structures, which will be addressed in more detail in the next sections. A generalized comparison of symmetrical and asymmetrical MLIs are represented in Tables 4 and 5 respectively.

The literature on hybrid MLIs is discussed in this section (HMLI). The major goal of studying HMLI topologies is to combine a variety of semi-conductive switches, topologies, and/or modulation algorithms to maximize the overall system's power processing capability. Zhou et al. on the other hand, published a study on HMLI-Topology hybrid modulation schemes in Jinghua and Zhengxi (2008). However, the author made no mention of semiconductor switches or hybrid systems based on topologies. This section about discusses the current hybrid architectures and control methods. Manjrekar et al. (2000), Manjrekar and Lipo (1998) developed a new seven-level HMLI that used two separate cascade-connected H-bridges based on equipment changes. As a result, the converter output has a lower THD and a greater output

voltage. All bridges, on the other hand, are powered by an isolated dc source with varying switching frequencies to represent the increased complexity of the switching and the necessity for the input transformer (Lund et al., 1999), topology's effectiveness is drastically reduced due to circulating currents in the H-bridges resulting in modularity loss and increased manufacturing costs, hence there exists limited commercial uses (Abu-Rub et al., 2010).

The authors presented a symmetrical MLI design on 5, 7, and 15 levels. The suggested 5-level MLI is designed utilizing the basic unit developed without the addition of circuit components. The circuit comprises fewer switches than the previous topologies. This architecture includes nine switches and three condenser-less DC springs represented in Fig. 9(a). Problems with power quality, such as THD, a smaller number of switches, and dv/dt stress, are eliminated with the proposed multi-level inverter. Three  $V_1$ ,  $V_2$ , V<sub>3</sub> switches as well as nine S<sub>1</sub>, S<sub>2</sub>, S<sub>3</sub>, S<sub>4</sub>, S<sub>5</sub>, S<sub>H1</sub>, S<sub>H2</sub>, S<sub>H3</sub>, and S<sub>H4</sub> switches, are included in the H-Bridge modules (Sé et al., 2008). The solution reduces the number of switches required and reduces the requirement for additional DC sources. Fig. 8 depicts the five-level MLI operation modes. The suggested 7level MLI is built with an enhanced basic unit that contains an additional  $S_6$  switch that is connected to the  $S_1$  and  $V_1$  series. There are fewer switches in this circuit than in earlier topologies. Fig. 9(b) shows a topology with ten switches and three DC sources without capacitors. Problems with power quality such as THD, less number of switches, and dv/dt stress, are eliminated with the proposed multi-level inverter. With two built fundamental units, the proposed 15-level MLI is formed in a cascade without the addition of circuit components. This architecture is developed using seven DC sources and seven switching diodes, as shown in Fig. 9(c). Power quality issues such as THD, fewer switches, and dv/dt stress are reduced with this newly designed multilevel inverter. To create a negative voltage level, the  $S_{H1}$ ,  $S_{H2}$ , and  $S_{H4}$ switches are connected with an H-Bridge. The characteristics of asymmetrical MLI are shown in Table 6.

The proposed 15-level MLI is built around two fundamental basic units cascaded and does not require any circuit components. The architecture includes seventeen capacitor-free switches and

Features of symmetrical type MLI architectures.

| Ref.                                        | Merits                                                                                                                                                                                   | Limitations                                                                                                                                                                                                             |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lai and<br>Peng (1996)                      | <ul> <li>You can modify the voltage level by adding or removing the H-bridge units.</li> <li>Easy to design and upgrade to</li> </ul>                                                    | <ul> <li>There are extra losses and a large installation area, and safety circuits are to contend with.</li> <li>All levels are not possible to generate</li> <li>More circuits are required for Gate drives</li> </ul> |
| Babaei et al.<br>(2007)                     | <ul><li>It has reduced the number of gate drive circuits.</li><li>It is possible to take it to a greater level.</li><li>There is no need for a second H-bridge.</li></ul>                | <ul> <li>More switches than SCHB-MLI topology are required</li> <li>Not appropriate for applications with fault tolerance</li> </ul>                                                                                    |
| Babaei<br>(2008)                            | <ul><li>It produces all levels at its output</li><li>There are fewer gate driver circuits required.</li></ul>                                                                            | • An extra H-bridge is required to generate a complete AC waveform.                                                                                                                                                     |
| Babaei and<br>Hosseini<br>(2009)            | <ul><li>It can produce all levels at full capacity.</li><li>The device count is lower than in the previous three topologies.</li></ul>                                                   | <ul><li>A voltage balancing issue can occur.</li><li>Switches of various ratings are required.</li><li>A second H-bridge is required.</li></ul>                                                                         |
| Choi and<br>Kang (2009)                     | • The number of IGBT switches required is significantly less than in the previous symmetrical systems mentioned.                                                                         | • Asymmetrical DC input values cannot be used with this structure.                                                                                                                                                      |
| Hinago and<br>Koizumi<br>(2010)             | <ul> <li>It is possible to share the load equally.</li> <li>If it reaches a higher level, it has fewer semiconductor switches than symmetrical CHB.</li> </ul>                           | <ul> <li>The load was shared unequally across the input DC sources.</li> <li>The higher-rated switches are not switched at the same pace as the lower-rated switches.</li> </ul>                                        |
| Waltrich<br>and Barbi<br>(2010)             | • Valid for all uses where a multilayer symmetric CHB inverter is employed.                                                                                                              | • A large number of DC input sources is required.                                                                                                                                                                       |
| Farhadi<br>Kangarlu<br>et al. (2012)        | • The construction can be extended to the second level. When compared to the symmetrical designs previously stated, the necessity for gate drive circuits is considerably reduced.       | • To generate a complete AC waveform, an additional H-bridge is necessary.                                                                                                                                              |
| Babaei et al.<br>(2012)                     | <ul><li> The SPWM technique is used to implement it.</li><li> Lesser conduction losses</li></ul>                                                                                         | <ul> <li>Switches made of semiconductors with greater voltage ratings<br/>are required.</li> <li>A second H-bridge inverter is required.</li> </ul>                                                                     |
| Patra et al.<br>(2018)                      | <ul><li>Switching losses are minimized.</li><li>It is capable of fundamental switching.</li></ul>                                                                                        | <ul><li>It is not possible to share the weight equally.</li><li>A second H-bridge inverter is needed.</li></ul>                                                                                                         |
| Farhadi<br>Kangarlu<br>and Babaei<br>(2013) | <ul><li>The less important the device is as symmetrical as CHB</li><li>It is not necessary to use an external H-bridge.</li></ul>                                                        | • Multi-tension strains on semiconductor switches                                                                                                                                                                       |
| Gupta and<br>Jain (2012a)                   | • The device count is significantly lower than in a symmetrical CHB design.                                                                                                              | <ul><li> It is impossible to share the load equally.</li><li> Basic switching modulation is no longer valid.</li></ul>                                                                                                  |
| Alishah<br>et al. (2014)                    | <ul> <li>It is simple to take it to the next level.</li> <li>The most cost-effective converter</li> <li>It provides the smallest number of gadgets to gain additional levels.</li> </ul> | ullet To generate the full AC waveform, H-bridge must be included                                                                                                                                                       |
| Mokhberdo-<br>ran and<br>Ajami<br>(2014)    | <ul><li>The number of duplicate states is increasing.</li><li>Equal load sharing is possible</li></ul>                                                                                   | • Not all output voltage levels (only a few unusual voltages can reach 5, 9, 13, 17 etc.) are possible.                                                                                                                 |
| Babaei et al.<br>(2015)                     | <ul><li>It can extend to any level</li><li>The less important the device is as symmetrical as CHB</li></ul>                                                                              | <ul> <li>To generate all output levels of the proposed architecture, the inverter requires additional DC.</li> <li>A second H-bridge is also necessary.</li> </ul>                                                      |

seven DC sources, as shown in Fig. 9(c). This multilevel inverter solves power quality issues such as THD, fewer switches, and dv/dt stress. The negative voltage is created by connecting the H-Bridge Switches  $S_{H1}$ ,  $S_{H2}$ ,  $S_{H3}$ , and  $S_{H4}$  (see Fig. 10).

Fig. 11 represents the suggested architecture for each phase, which includes two bidirectional and nine unidirectional power semi-conductive switches for each phase (Vodyakho et al., 2008). Short circuits are prevented by using bi-directional switches, which block the DC supply in either direction. This architecture usually achieves the desired stress from numerous DC voltage connections or sources. The suggested 3-phase 19-level MLI is represented in Fig. 11. Based on the DC sources, cascaded MLIs

are classified as symmetrical or asymmetrical. In the symmetrical kind, the voltage of the DC connections is maintained at the same level. The disadvantage of the symmetric architecture is that the output voltage rises with the number of switches.

The challenge of designing an HMLI is significantly increased as a result of this. Rech and Pinheiro addressed this issue in Rech and Pinheiro (2007). The proposals were made for the development of innovative HMLI configurations with several topologies in each cell (two, three and five-level blocks). The circulation energy in the cells was reduced in this way, but it did not affect the output voltage level because the third cell is lower than the

| Table 3     |            |      |          |  |
|-------------|------------|------|----------|--|
| Generalized | components | data | for MLI. |  |

|                                          | N <sub>DC</sub> | NL                       | N <sub>IGBT</sub> | N <sub>G</sub> | N <sub>MCPS</sub> | V <sub>L,max</sub>        | $V_{dc,(j)}(j = 1, 2,, n)$                                                                              |
|------------------------------------------|-----------------|--------------------------|-------------------|----------------|-------------------|---------------------------|---------------------------------------------------------------------------------------------------------|
| Manjrekar<br>et al. (2000)               | р               | 2(p+1)-1                 | 4p                | 4p             | 2р                | (2p-1)V <sub>dc</sub>     | $2^{j-1} \times V_{dc}$                                                                                 |
| Lai and<br>Shyu (2002)                   | р               | 3 <sup>p</sup>           | р                 | 4p             | 2p                | $(3p-1)V_{dc}/2$          | $3^{j-1} \times V_{dc}$                                                                                 |
| Mueller and<br>Park (1994)               | р               | $2 \times 3^{(p-1)} + 1$ | 4p                | 4p             | 2p                | 3(p-1)V <sub>dc</sub>     | $ \begin{array}{l} V_1 = V_{dc}V_j = \\ (2 \times 3)^{j-2} \times V_{dc} (j=2,3,\ldots p) \end{array} $ |
| Du et al.<br>(2006)                      | р               | 4p-1                     | 2p+4              | 2p+4           | р                 | (2p-1)V <sub>dc</sub>     | $V_1 = V_{dc}$ ; $V_j = 2V_{dc}(j = 2, 3,, p)$                                                          |
| Babaei et al.<br>(2007)                  | р               | p <sup>2</sup> +p+1      | 4(p+1)            | 2(p+1)         | 4                 | (2p-1)V <sub>dc</sub>     | $2^{j-1} \times V_{dc}$                                                                                 |
| Gupta and<br>Jain (2012b)                | р               | 6p-3                     | 4p                | 4p             | p+1               |                           | $V_1 = 3V_{dc}; V_n = V_{dc}(j = 2, 3,p)$                                                               |
| Babaei et al.<br>(2012)                  | р               | 2(p+1)-1                 | 2p+4              | 2p+4           | p+2               | (2p-1)V <sub>dc</sub>     | $2^{j-1}$ ×Vdc                                                                                          |
| Gupta and<br>Jain (2014a)                | р               | p <sup>2</sup> +p+1      | 2(p+1)            | 2(p+1)         | p+1               | $p(p+1)V_{dc}/2$          | -                                                                                                       |
| Babaei et al.<br>(2014b)                 | р               | $2 \times 3^{(p)} + 1$   | 4(p+1)            | 4(p+1)         | 2p+2              | (3p-1)V <sub>dc</sub>     | $3^{j-1} \times V_{dc}$                                                                                 |
| Alishah<br>et al. (2014)                 | р               | 2(p+1)-1                 | p+4               | p+4            | p+2               | (2p-1)V <sub>dc</sub>     | $2^{j-1} \times V_{dc}$                                                                                 |
| Babaei et al.<br>(2014a)                 | 2p              | 2(p+1)-1                 | 2p+2              | 2p+2           | 2p+1              | $3 \times 5^{p-1} V_{dc}$ | -                                                                                                       |
| Mokhberdo-<br>ran and<br>Ajami<br>(2014) | 2p              | 5p/2                     | 3р                | 3р             | 2p                | $\{(5^{p-1})/2\}V_{dc}$   | $5^{j-1} \times V_{dc}(j = 1, 2, \ldots p)$                                                             |
| Samadaei<br>et al. (2016)                | 4p              | 3p+1                     | 2.5p              | 2p             | 5p                | 20p                       | $V_1 = V2 = 2 \times V_{dc} V_3 = V4 = V_{dc}$                                                          |
| Ounejjar<br>et al. (2011)                | р               | 2(p+1)-1                 | 2(p+1)            | 2(p+1)         | p+1               |                           | $\begin{array}{l} V_1 = V_{dc}V_j = NL \times V_{dc}(j = 2, 3, \ldots p) \end{array}$                   |

load voltage (highest cell). However, only a few relevant variables are considered in this analysis, Efficiency, weight/volume, and other harmonic aberrations are examples. Also, only singlephase topologies have been described by Rech and Pinheiro. The characteristics of hybrid MLIs are provided in Table 7.

The MLI proposed MLI in Prasad et al. (2021) of 31 levels expands the architecture of thirteen output levels as shown in Fig. 12. The proposed 31-level MLI comprises 14 one-way switches from  $S_1$  to  $S_{14}$  and 4 voltage sources  $V_1$ ,  $V_2$ ,  $V_3$ , and  $V_4$ . As each of the four sources consists of a different voltage magnitude, the proposed topology layout becomes unbalanced. The input voltages are chosen sequentially for the 31-level DC source with a ratio of 1:2:4:8.

Fig. 13 represents a new 15-level inverter topology. The DClink voltage of the solar PV boost converter is delivered to the proposed inverter as a source. The inverter includes eight unidirectional switches and three DC sources. The switches are selected in the specific direction of the current crossing based on a way to avoid short circuits in the proposed asymmetric MLI of 15 levels. The S<sub>2</sub>, S<sub>3</sub>, S<sub>5</sub>, and S<sub>7</sub> switches, which create a locked channel with accurate short circuits, provide the starting level. The total standing voltage is calculated by taking into consideration the blocking voltage of switches in this mode of operation. In the second mode of operation, the S<sub>2</sub>, S<sub>3</sub>, S<sub>5</sub>, and S<sub>8</sub> switches are used. These are chosen to avoid a short circuit, and there is a lower value for adding the maximum blocking voltages of each semiconductor switch, resulting in reduced TSV and costs. The switches are chosen based on the above criteria, with the full switch control loop delivering an efficient inverter with a reduced voltage across the switches.

Fig. 14 in Hinago and Koizumi (2009) Hinago and Koizumi represent a novel HMLI. It is made up of two distinct, series-connected topologies that are driven by hybrid switches (Liu

et al., 2008; Zhang et al., 2001). The above-mentioned parts are explored individually from these two series of topologies. In comparison to symmetric CHB inverters, these are modulated at a basic frequency and converted to H-bridge at high frequencies, the serial-parallel converter features a lesser number of switching components. As a result, in high-power applications, the introduced version is employed. It can also be expanded to satisfy more stringent requirements. However, there are some disadvantages, including a modularity loss, high control complexity, and higher production costs. The single-phase design is in such a way that it covers exclusively in the author's report. Nami et al. presented a new hybrid converter in Nami et al. (2011) that consists of two independent conventional MLI (diode clamped MLI and cascaded H-bridge MLI) configurations coupled in series to achieve higher output levels with minimal losses. In this scenario, a clamped diode inverter receives its input from a multi-output boost (MOB) converter. This design worked asymmetrically instead of symmetrically to get a few more output volts. With the same number of components as before and the same filter size, THD is greatly improved. In order to maintain the supply input, however, advanced modulation techniques and extra circuits are required.

Rajeevan et al. in Rajeevan et al. (2011) For industrial driving applications, a new hybrid nine-level inverter structure was designed. Two conventional three-phase (two levels) inverters are supplied by separated input in this configuration. Six H-bridges are fed by capacitors and are connected to DC sources. It has a few unique characteristics, such as eliminating three-phase harmonic winding current and lowering switching losses by using a high-voltage inverter with low switching frequencies. It may also be utilized in three-level mode if a switch fails in H- Bridges. When the level rises, however, the design is complicated to control.

#### Applications of all aforesaid configurations

Generalized components data of symmetrical type MLIs.

| company company                             |                                             |                                             |                                             |                                             |                                       |                                                           |                |  |
|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------|-----------------------------------------------------------|----------------|--|
|                                             | N <sub>S</sub>                              | N <sub>G</sub>                              | ND                                          | N <sub>DC</sub>                             | N <sub>C</sub>                        | (TSV)×V <sub>DC</sub>                                     | Negative level |  |
| СНВ                                         | $4\left\lfloor \frac{N_L}{2} \right\rfloor$ | $4\left\lfloor \frac{N_L}{2} \right\rfloor$ | $4\left\lfloor \frac{N_L}{2} \right\rfloor$ | $4\left\lfloor \frac{N_L}{2} \right\rfloor$ | -                                     | $4\left\lfloor \frac{N_L}{2} \right\rfloor$               |                |  |
| Sun et al.<br>(2016)                        | $14\left[\frac{N_L-2}{6}+1\right]$          | $14\left[\frac{N_L-2}{6}+1\right]$          | $14\left[\frac{N_L-2}{6}+1\right]$          | $\left[\frac{N_L-2}{6}+1\right]$            | $3\left[\frac{N_L-2}{6}+1\right]$     | $14\left[\frac{N_L-2}{6}+1\right]$                        |                |  |
| Vizheh et al.<br>(2016)                     | $11 \Big[ \tfrac{N_L - 3}{10} + 1 \Big]$    | $10\left[\frac{N_L-3}{10}+1 ight]$          | $11 \left[ \frac{N_L - 3}{10} + 1 \right]$  | $6 \Big[ \tfrac{N_L - 3}{10} + 1 \Big]$     | -                                     | $22 \left[ \frac{N_L - 3}{10} + 1 \right]$                | inherent       |  |
| Gupta and<br>Jain (2013)                    | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $2 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | -                                     | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$                      |                |  |
| Gupta and<br>Jain (2012b)                   | $10\left[\frac{N_L-2}{4}+1 ight]$           | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $10\left[\frac{N_L-2}{4}+1 ight]$           | $2 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | -                                     | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$                      |                |  |
| Babaei et al.<br>(2014c)                    | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $6 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $\left[\frac{N_L}{2}\right]$                | -                                     | $12 \left[ \frac{N_L - 2}{6} + 1 \right]$                 |                |  |
| Alishah<br>et al. (2016)                    | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$        | $7 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$        | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$        | $3 \left[ \frac{N_L - 2}{6} + 1 \right]$    | -                                     | $13 \left[ \frac{N_L - 2}{6} + 1 \right]$                 |                |  |
| Babaei<br>(2008)                            | 2(N <sub>L</sub> +1)                        | N <sub>L</sub> +1                           | 2(N <sub>L</sub> +1)                        | $\left[\frac{N_{L}}{2}\right]$              | -                                     | $\left[\frac{(N_L+1)(3N_L-1)}{8}\right]$ for odd sources  |                |  |
|                                             |                                             |                                             |                                             |                                             |                                       | $\left[\frac{(N_L+1)(3N_L+5)}{8}\right]$ for even sources |                |  |
| Su (2004)                                   | N <sub>L</sub> +3                           | N <sub>L</sub> +3                           | N <sub>L</sub> +3                           | $\left[\frac{N_L}{2}\right]$                | -                                     | $3(N_L-1)$                                                |                |  |
| Babaei et al.<br>(2014b)                    | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $8 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$        | $\left[\frac{N_L-2}{4}+1\right]$            | $2\Big[\tfrac{N_L-2}{4}+1\Big]$       | $12 \Big[ \tfrac{N_L-2}{4} + 1 \Big]$                     |                |  |
| Hinago and<br>Koizumi<br>(2009)             | $\frac{3N_L-1}{2}$                          | $\frac{3N_L-1}{2}$                          | $\frac{3N_L-1}{2}$                          | $\left[\frac{N_L}{2}\right]$                | -                                     | $\frac{7N_L-13}{2}$                                       |                |  |
| Hinago and<br>Koizumi<br>(2012)             | $\frac{3N_L-1}{2}$                          | $\frac{3N_L-1}{2}$                          | $\frac{3N_L-1}{2}$                          | 1                                           | $\left[\frac{N_L}{2}\right]$          | $\frac{7N_L-13}{2}$                                       | With H-bridge  |  |
| Zamiri et al.<br>(2016)                     | $22 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$      | $22 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$      | $28 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$      | $2 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$       | $6 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$ | $88 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$                    |                |  |
| Liu et al.<br>(2017)                        | $9\Big[\tfrac{N_L-2}{6}+1\Big]$             | $9\Big[\tfrac{N_L-2}{6}+1\Big]$             | $11 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $\left[\frac{N_L-2}{6}+1\right]$            | $2\Big[\tfrac{N_L-2}{6}+1\Big]$       | $17\left[\frac{N_L-2}{6}+1 ight]$                         |                |  |
| Ye et al.<br>(2014)                         | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$        | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$        | $14 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$       | $\left[\frac{N_L-2}{8}+1\right]$            | $3\left[\frac{N_L-2}{8}+1\right]$     | $17\left[\frac{N_L-2}{8}+1 ight]$                         |                |  |
| Choi and<br>Kang (2009)                     | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $3 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$        | -                                     | $21 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$                     |                |  |
| Najafi and<br>Yatim<br>(2012)               | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $10 \Big[ \frac{N_L - 2}{6} + 1 \Big]$      | $3\left[\frac{N_L-2}{6}+1\right]$           | -                                     | $19 \Big[ \tfrac{N_L - 2}{6} + 1 \Big]$                   |                |  |
| Sarbanzadeh<br>et al. (2019)                | $12 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $11 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $12 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $3 \left[ \frac{N_L - 2}{6} + 1 \right]$    | -                                     | $19 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$                     |                |  |
| Moham-<br>madalibeigy<br>and Azli<br>(2014) | $10 \left[ \frac{N_L - 2}{8} + 1 \right]$   | $7\left[\frac{N_L-2}{8}+1\right]$           | $10 \left[ \frac{N_L - 2}{8} + 1 \right]$   | $4 \left[ \frac{N_L - 2}{8} + 1 \right]$    | -                                     | $8\left[\frac{N_L-2}{8}+1\right]$                         |                |  |
| Farhadi<br>Kangarlu<br>et al. (2012)        | $16 \Big[ \tfrac{N_L-3}{14} + 1 \Big]$      | $12 \Big[ \tfrac{N_L-3}{14} + 1 \Big]$      | $16 \left[ \frac{N_L - 3}{14} + 1 \right]$  | $7\left[\frac{N_L-3}{14}+1\right]$          | -                                     | $72 \left[ \frac{N_L - 3}{14} + 1 \right]$                |                |  |
| Kangarlu<br>and Babaei<br>(2013)            | $16 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$      | $12 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$      | $16 \left[ \frac{N_L - 2}{12} + 1 \right]$  | $6 \left[ \frac{N_L - 2}{12} + 1 \right]$   | -                                     | $44 \Big[ \tfrac{N_L - 3}{14} + 1 \Big]$                  |                |  |

There exists various applications for the MLIs, out of these some of them are as follows: the authors described in Babaei et al. (2014b), Rech and Pinheiro (2007) and Khomfoi and Aimsaard (2009) use a combination of all MLI variations in active filters in power system operation. For hybrid electric vehicle applications, the authors proposed in Ruiz-Caballero et al. (2010), Rajeevan et al. (2011) and Pereda and Dixon (2011), In the interfacing of renewable energy sources, the authors proposed in Nami et al. (2011) and Saeedifard et al. (2012). For HVDC transmission systems, the authors in Babaei et al. (2014b) and Samadaei et al.

| Table 5     |            |         |              |      |       |
|-------------|------------|---------|--------------|------|-------|
| Generalized | components | data of | asymmetrical | type | MLIs. |

|                                     | Ns                                        | N <sub>G</sub>                           | N <sub>D</sub>                             | N <sub>DC</sub>                       | N <sub>C</sub>                   | (TSV)×V <sub>DC</sub>                     | Negative level |
|-------------------------------------|-------------------------------------------|------------------------------------------|--------------------------------------------|---------------------------------------|----------------------------------|-------------------------------------------|----------------|
| CHB<br>(binary)                     | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$      | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$  | -                                | $12 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     |                |
| CHB<br>(trinary)                    | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$      | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$     | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$       | $2 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$  | -                                | $16\left[\frac{N_L-2}{8}+1 ight]$         |                |
| Vahedi and<br>Al-Haddad<br>(2016a)  | $6 \left[ \frac{N_L - 2}{4} + 1 \right]$  | $6 \left[ \frac{N_L - 2}{4} + 1 \right]$ | $6 \Big[ \frac{N_L - 2}{4} + 1 \Big]$      | $\left[\frac{N_L-2}{4}+1\right]$      | $\left[\frac{N_L-2}{4}+1\right]$ | $8\left[\frac{N_L-2}{4}+1\right]$         |                |
| Vahedi and<br>Al-Haddad<br>(2016b)  | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$      | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     | $6\Big[\tfrac{N_L-2}{6}+1\Big]$            | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$  | $\left[\frac{N_L-2}{6}+1\right]$ | $12 \left[ \frac{N_L - 2}{6} + 1 \right]$ | inherent       |
| Vahedi et al.<br>(2013)             | $10 \left[ \frac{N_L - 2}{8} + 1 \right]$ | $8 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$     | $10 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$      | $\left[\frac{N_L-2}{8}+1\right]$      | $\left[\frac{N_L-2}{8}+1\right]$ | $20 \Big[ \tfrac{N_L-2}{8} + 1 \Big]$     |                |
| Gupta and Jain<br>(2013)            | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$      | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $2 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$  | -                                | $12 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     |                |
| Gupta and Jain<br>(2012b)           | $10 \left[ \frac{N_L - 2}{6} + 1 \right]$ | $8 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     | $10 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$      | $2 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$  | -                                | $14 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     |                |
| Babaei and<br>Laali (2015)          | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$      | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$     | $6 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$       | $2 \Big[ \tfrac{N_L-2}{6} + 1 \Big]$  | -                                | $12\left[\frac{N_L-2}{6}+1 ight]$         |                |
| Vijeh et al.<br>(2016)              | $8 \Big[ \tfrac{N_L-3}{10} + 1 \Big]$     | $7\left[\frac{N_L-3}{10}+1\right]$       | $8 \Big[ \tfrac{N_L-3}{10} + 1 \Big]$      | $3 \Big[ \tfrac{N_L-3}{10} + 1 \Big]$ | -                                | $22 \Big[ \tfrac{N_L-3}{10} + 1 \Big]$    |                |
| Sarbanzadeh<br>et al. (2016)        | $10 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $8 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $10 \left[ \frac{N_L - 2}{12} + 1 \right]$ | $4 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$ | -                                | $25 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    |                |
| Samadaei et al.<br>(2016)           | $10 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $8 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $10 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$     | $4 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$ | -                                | $28 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    |                |
| Samadaei et al.<br>(2018) (binary)  | $12 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $9 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    | $12 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$     | $4 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$ | -                                | $29 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$    |                |
| Samadaei et al.<br>(2018) (trinary) | $12 \left[ \tfrac{N_L-3}{16} + 1 \right]$ | $9 \Big[ \tfrac{N_L - 3}{16} + 1 \Big]$  | $12 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$     | $4 \Big[ \tfrac{N_L-3}{16} + 1 \Big]$ | -                                | $39\left[\frac{N_L-3}{16}+1 ight]$        |                |
| Alishah et al.<br>(2016)            | $12 \left[ \tfrac{N_L-2}{12} + 1 \right]$ | $10 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$   | $12 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$     | $4 \Big[ \tfrac{N_L-2}{12} + 1 \Big]$ | -                                | $30\left[\frac{N_L-2}{16}+1 ight]$        |                |

(2016) are employed. Manjrekar and Lipo (1998) and Kiran Kumar and Sivakumar (2015) are widely in motor driven applications and Pereda and Dixon (2012) and Araujo-Vargas et al. (2014) are proposed MLIs for aviation and marine propeller transportation and the representation is shown in Fig. 15. The control scheme and power electronic switches design and various quantitative details are tabulated in Table 8.

#### 3. Transformer based MLI

As the single-sourced T-MLI technology is becoming more widely used in a variety of applications, several difficulties need to be addressed in detail. Due to the number of output voltage levels requiring fewer components, new topologies are replaced with the traditional topologies with the reduction of driver circuits, transformers and power switches. As a result, reducing switches has a direct impact on conduction losses, resulting in efficiency levels. Furthermore, due to the modulation, each unit having the same construction may be used separately. Because of the modulation nature, the fault can be replaced quickly and maintenance expenses are reduced. To resolve these issues, the current work investigates each T-MLI architecture discussion. The switching techniques and applications are tabulated in Table 9. The state-of-art of the MLI with its generalized features are represented in Table 10.

The MLI is now employed in a variety of applications, even with semiconductor devices rated at a moderate power level This is due to substantial developments in power electronics in recent years (Reddy et al., 2015). These are discussed in a variety of contexts, including, industrial applications (Kawabata et al., 1996) usage, power quality applications (Varschavsky et al., 2010; Acuna et al., 2014), traction motor applications and also renewable energy supply in Carpita et al. (2008), power stations and systems whose services in Mohamed et al. (2013), and heavy machinery in Kouro et al. (2010) and Gupta et al. (2016). MLIs have several advantages, including lower switching losses, less voltage stress between devices, and fewer harmonics (Colak et al., 2011). Fig. 16 represents a graphical representation of the types and utilization of various transformer-based topologies. There exists a variation in several characteristics with the increase of voltage (Belkamel et al., 2013; Bayat and Babaei, 2012).

In general, there exist two types of MLIs based on their energy conversion processes such as direct conversion and indirect conversion (Abu-Rub et al., 2010). Load is directly connected to the supply in the direct conversion process whereas, in indirect conversion, there exists an energy storage element like the capacitor is connected in between the load and source. Highpower applications have a limitation on direct conversion systems, whereas low-power applications on indirect conversion systems (Prabaharan and Palanisamy, 2017). Single and multiple DC sources (Venkataramanaiah et al., 2017) are incorporated into modern topologies. For symmetric and asymmetric topologies,

| Ref.                                     | Merits                                                                                                                                                                                                                                                                                                                                                                                  | Limitations                                                                                                                                                                                                                                   |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Manjrekar<br>et al. (2000)               | <ul> <li>The first asymmetrical topology in CHB (binary mode)</li> <li>The unit cell has a lower voltage of connections with a high DC connection voltage</li> <li>Switching losses are less</li> </ul>                                                                                                                                                                                 | <ul> <li>Switches of various ratings are required.</li> <li>The charge balance is not achievable due to higher design costs.</li> <li>Modularity is lost.</li> </ul>                                                                          |
| Mueller and<br>Park (1994)               | <ul> <li>Compared with As-1 topology the level for this topology is much raised</li> <li>It has consistent MVR which results in better production.</li> <li>This is called an almost linear setup</li> </ul>                                                                                                                                                                            | <ul><li>Switches with different ratings are needed.</li><li>The charge balance is not achievable due to design costs.</li><li>Modularity declines</li></ul>                                                                                   |
| Lai and<br>Shyu (2002)                   | <ul> <li>One of the most common asymmetric topologies is this one.</li> <li>This is called Trinary configuration</li> <li>It has the highest level of the above two topologies for a given number of input DC sources</li> </ul>                                                                                                                                                        | <ul><li>It is required to have a large number of DC voltage sources.</li><li>Different switch ratings are required.</li><li>The charge balance is not achievable due to higher design costs.</li><li>Modularity is lost.</li></ul>            |
| Babaei et al.<br>(2007)                  | <ul> <li>There are the fewest driving path devices accessible.</li> <li>Voltage decreases and driving losses are decreased</li> <li>Negative levels do not necessitate the use of a high-voltage H-bridge.</li> </ul>                                                                                                                                                                   | <ul> <li>Some levels are skipped</li> <li>Various switch ratings are necessary.</li> <li>Not applicable for applications tolerated by fault</li> <li>It is not possible to maintain a charge balance.</li> <li>Modularity is lost.</li> </ul> |
| Du et al.<br>(2006)                      | <ul><li>It is possible to share the load equally</li><li>Conduction losses are minimized</li><li>The structure is very simple</li></ul>                                                                                                                                                                                                                                                 | <ul> <li>For negative levels, another H-bridge is necessary.</li> <li>Rounding state switching is lower</li> <li>Various switch ratings are necessary</li> </ul>                                                                              |
| Ounejjar<br>et al. (2011)                | <ul> <li>It has a few capacitors and power</li> <li>Devices for increased phase output levels</li> <li>The production costs are quite low</li> <li>Negative levels do not necessitate the use of a high-voltage<br/>H-bridge.</li> </ul>                                                                                                                                                | <ul> <li>Various voltage rating switches are necessary</li> <li>Loss of modularity</li> <li>Design cost is more</li> </ul>                                                                                                                    |
| Gupta and<br>Jain (2012b)                | <ul> <li>It is feasible to achieve a charge balance.</li> <li>Because more redundant states are available, they can be used<br/>in fault-tolerant applications.</li> <li>Without the use of additional H-bridges, it can potentially yield<br/>negative levels during the output phase.</li> </ul>                                                                                      | <ul> <li>Loss of Modularity</li> <li>Various voltage rating switches are necessary.</li> </ul>                                                                                                                                                |
| Babaei et al.<br>(2012)                  | <ul> <li>Equal load sharing is possible</li> <li>Simple structure</li> <li>Fewer power Semiconductors switch frequently enough to produce greater output voltages.</li> </ul>                                                                                                                                                                                                           | <ul> <li>There are several different types of input DC voltage sources.</li> <li>To generate negative levels, a Loss of Modularity.</li> <li>H-bridge is needed.</li> </ul>                                                                   |
| Gupta and<br>Jain (2014a)                | <ul> <li>When compared to cascaded H-bridge topologies, there are fewer active switches.</li> <li>Switching losses are kept to a minimum.</li> </ul>                                                                                                                                                                                                                                    | <ul> <li>Switches of various ratings are required.</li> <li>Inverter costs are substantial.</li> <li>For higher levels, it is impossible to distribute the load evenly across all input sources.</li> </ul>                                   |
| Babaei et al.                            | • The number of DC sources that are independent is decreasing.                                                                                                                                                                                                                                                                                                                          | • The problem of voltage balance is increasingly serious.                                                                                                                                                                                     |
| (2014b)<br>Alishah<br>et al. (2014)      | <ul><li>It has a lower number of power switching devices and gate drivers than other topologies.</li><li>The overall cost of an inverter is minimal.</li></ul>                                                                                                                                                                                                                          | <ul> <li>An additional high-voltage H-bridge is required. Maintaining a charge balance is impossible.</li> <li>Modularity is lost.</li> </ul>                                                                                                 |
| Babaei et al.<br>(2014a)                 | <ul><li>It has switches with a reduced blocking voltage.</li><li>Less complexity</li><li>The inverter's entire cost must be kept to a minimum.</li></ul>                                                                                                                                                                                                                                | <ul><li>Higher voltage source variations are necessary</li><li>MVR is high</li></ul>                                                                                                                                                          |
| Mokhberdo-<br>ran and<br>Ajami<br>(2014) | <ul> <li>Negative levels do not necessitate the use of a high-voltage<br/>H-bridge.</li> <li>For the same amount of DC sources, it has the highest NL than<br/>other topologies</li> </ul>                                                                                                                                                                                              | <ul> <li>More diodes with varying ratings are necessary</li> <li>Switches with various voltage ratings are required.</li> </ul>                                                                                                               |
| Samadaei<br>et al. (2016)                | <ul> <li>It is simple to do. Modularized</li> <li>Negative levels do not necessitate a high-voltage H-bridge.</li> <li>Can be employed in defect-tolerant applications.</li> <li>It is feasible to achieve a charge balance.</li> <li>Only two voltage sources are available.</li> <li>It is not possible to have a short circuit.</li> <li>The expense of design is modest.</li> </ul> | <ul> <li>More DC inputs than other topologies are required</li> <li>It features the maximum number of current path devices that<br/>lead to further driving losses</li> </ul>                                                                 |

| Table 7 |  |
|---------|--|
|---------|--|

Features of hybrid MLI.

| Ref.                                                                          | Merits                                                                                                                                                                                                                                                        | Limitations                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Manjrekar<br>et al. (2000)                                                    | <ul> <li>It increases the power quality by creating additional steps with specific H-bridge modules.</li> <li>Using particular H-bridge modules enhances power quality by creating additional steps.</li> </ul>                                               | <ul> <li>Switching pressures are higher.</li> <li>Isolated asymmetric DC sources are required.</li> </ul>                                                                                                                                                                                                                                                                                               |
| Rech and<br>Pinheiro (2007)                                                   | <ul><li>A Hybrid MLI model that has been generalized.</li><li>The flow of energy between standard cells can be minimized</li></ul>                                                                                                                            | • The design of the circuit was challenging as topology needed more                                                                                                                                                                                                                                                                                                                                     |
| Khomfoi and<br>Aimsaard                                                       | • It has fewer switches to achieve optimal voltage than normal cascaded MLI                                                                                                                                                                                   | • Charge balance and energy concerns severely affect the system as a whole when problems arise in choosing DC sources                                                                                                                                                                                                                                                                                   |
| Ruiz-Caballero<br>et al. (2010)                                               | <ul><li>It improves low distortion and smaller output filter shape</li><li>The DC source in the waterfalls of the H-bridge is less isolated than</li></ul>                                                                                                    | • CHB MLI requires more than semiconductive devices                                                                                                                                                                                                                                                                                                                                                     |
| Hinago and<br>Koizumi (2009)                                                  | <ul><li>The number of switching components is reduced when<br/>compared to the Multi-Level Inverter.</li><li>Compact in size and easy to extend to higher</li></ul>                                                                                           | <ul><li>Loss of modularity</li><li>It requires many isolated DC sources</li></ul>                                                                                                                                                                                                                                                                                                                       |
| Nami et al.<br>(2011)<br>Rajeevan et al.<br>(2011)<br>Babaei et al.<br>(2012) | <ul> <li>Its control complexity is simpler, and it can attain higher voltage resolution.</li> <li>It has lower switching losses</li> <li>The voltage ratings for power switches decreasing make them more compatible with higher voltage networks.</li> </ul> | <ul> <li>Since clamping diodes and rectifiers were added, the total cost of the system has increased.</li> <li>When the level rises, the charge balancing becomes more complicated.</li> <li>The use of voltage balance control techniques does not appear to be promising.</li> <li>MLI's rated output voltage limits higher voltage levels, but some switches should be able to handle it.</li> </ul> |
| Alishah et al.<br>(2014)                                                      | • By reducing the number of switching devices, it may acquire the maximum number of voltage levels.                                                                                                                                                           | <ul> <li>Voltage stresses the switches, which act as a limiter for greater voltage levels.</li> <li>It is only employed in unidirectional power flow situations.</li> </ul>                                                                                                                                                                                                                             |

there is also an asymmetrical (different sources picked occasionally in binary or trinary form) topology classification (Barzegarkhoo et al., 2016; Elias et al., 2014). The higher levels of voltage are discussed in Morales et al. (2015). When determining the inverter topology, DC sources are an important factor to consider (Babaei et al., 2014c). If higher inverter levels are employed in Agrawal and Jain (2017), complexity and prices will rise. The necessity of lowering circuit size and DC source parameters is increasingly emphasized by researchers (Araujo-Vargas et al., 2014).

#### 3.1. Single source transformer-based MLI

Kang et al. (2005) Employs a multilevel PWM inverter cascaded transformers represented in Fig. 17. The suggested MLI differs from traditional multilevel arrangements in such a way that it is powered by a single source that is split into two pieces depending on its functionality. PWM controls one portion, while the other is employed to create a waveform staircase. Water-based transformers provide galvanic separation between the input DC source and the load, resulting in less semiconductor switching and increased reliability. As a result, these topologies are better suited to photovoltaic applications. However, a huge transformer has been used, which harms the performance of the inverter.

The DC sources count has been limited and (Kouro et al., 2010) utilized as a three-phase cascaded transformer network represented in Fig. 18. The output voltage from  $+V_{dc}$  to  $-V_{dc}$  is the primary winding of the single-phase cascaded transformers that have been integrated into the proposed architecture unlike in traditional topologies. However, the secondary windings of each bridge are connected in a cascade per phase. As stated, the primary complexity in this topology is to create stairwell forms with

lower THD while reducing the number of transformers utilized. However, the problem of cascading transformer implementation is huge and expensive.

There will be a reduction in the number of transformers. When the current transformers' instantaneous voltages are added or subtracted, the turn ratio changes. The output voltage will be enhanced in addition to a reduction in the number of transformers used (Sabate et al., 2004). The architectural layout of the proposed method based on the reduction in the transformers count is presented in Carpita et al. (2008). The turns required to construct a waveform staircase and the output voltage possibilities are given in Eq. (1).

$$N_L = 3^n, n = 1, 2, 3, \dots$$
 (1)

Choi and Kang (2009) Describes a new MLI structure that generates nineteen output voltage levels. However, like all other topologies have many drawbacks such as the controlling algorithms are quite complex in this design implementation. For a 3-phase operation, the total operation and layout are quite sophisticated. In addition to all of this, there creates an additional burden of expensive costs (see Fig. 19).

Franquelo et al. (2008) Describes a complex method of decreasing the use of transformers and SDC by dividing the output into two sections. The inverter creates voltages between  $+V_{dc}$  and  $-V_{dc}$  with topology linkages shown in Fig. 20. The number of levels is given in Eq. (2).

$$N_L = 3^{n-1} + 2, \ n = 1, 2, 3, \dots$$
 (2)

Before implementing designs, the three-phase operation faced a hurdle. The use of a cascaded transformer in low-frequency three-phase is the goal of this method. In addition,  $+V_{dc}$ , 0 and

Challenges and current scenario of MLI system.

| MLI type &<br>suggested<br>literature    | MLI control scheme                                          | Controller used to control MLI           | Power electronic<br>switches used in MLI<br>design | Quantitative details |                      |                     |
|------------------------------------------|-------------------------------------------------------------|------------------------------------------|----------------------------------------------------|----------------------|----------------------|---------------------|
|                                          |                                                             |                                          |                                                    | NI                   | f <sub>SW</sub> (Hz) | f <sub>0</sub> (Hz) |
| Mokhberdoran and<br>Ajami (2014)         | Fundamental<br>frequency switching<br>PWM                   | dsPIC30f4011                             | BUP403 IGBT                                        | 9/25/31/49           | -                    | 50                  |
| Gupta and Jain<br>(2014b)                | Multi-carrier PWM                                           | dSpace DS1103                            | IRF460 MOSFET                                      | 5                    | 1k                   | 50                  |
| Odeh et al. (2016)                       | Single carrier<br>fundamental<br>frequency switching<br>PWM | -                                        | IXYS FII40-06D IGBT                                | 9/17                 | -                    | 50                  |
| Samadaei et al.<br>(2016)                | SHE-PWM                                                     | ATMEGA16                                 | 12N60A4D IGBT                                      | 13                   | -                    | 50                  |
| Aly et al. (2017)                        | Thermal stress relief<br>PWM                                | DSP TMS320F28335                         | IGBTs                                              | 5                    | 5k                   | 50                  |
| Samadaei et al.<br>(2018)                | NLC                                                         | ATMEGA16                                 | 12N60A4D IGBT                                      | 33/289               | -                    | 50                  |
| Lee et al. (2018)                        | SHE & SPWM                                                  | Real time software & NI data acquisition | SiC MOSFETs                                        | 7/13                 | -                    | 50                  |
| Mohamed Ali and<br>Krishnasamy<br>(2019) | Parabolic SPWM                                              | dSpace DS1104                            | SKM75GB063D IGBT                                   | 9                    | 2.5k                 | 50                  |
| Vahedi et al.<br>(2015)                  | Self-voltage balancing<br>PWM                               | dSpace DS1103                            | SCT2080KE MOSFET                                   | 5                    | 2k                   | 50                  |
| Vahedi et al.<br>(2018)                  | Self-voltage balancing<br>PWM                               | dSpace DS1103                            | FGH30N60LSD IGBT                                   | 7                    | 2k                   | 50                  |
| Khazraei et al.<br>(2012)                | PS-PWM                                                      | DSP TMS320F28335                         | -                                                  | 7                    | 4k                   | 50                  |
| Wang et al. (2014)                       | Modified PS-PWM                                             | -                                        | -                                                  | 5                    | 2k                   | 50                  |
| Amini et al. (2017)                      | Knapsack PWM                                                | dsPIC30F4011                             | IRF740 MOSFET                                      | 13                   | 3k                   | 50                  |
| Farivar et al.<br>(2016)                 | SPWM                                                        | dSpace DS1006                            | PP75B060 IGBT                                      | 7                    | 800                  | 50                  |
| Viju Nair et al.<br>(2017)               | SVPWM                                                       | DSP TMS320F28335 &<br>fpga               | IGBTs                                              | 9                    | 2k                   | 50                  |
| Rahman et al.<br>(2019)                  | PS-PWM                                                      | FPGA Virtex 5                            | -                                                  | 7                    | 1k                   | 50                  |
| Zhang et al.<br>(2018a)                  | SPWM                                                        | -                                        | IGBTs                                              | 5                    | 20k                  | 50                  |
| Sun et al. (2015)                        | SPWM                                                        | DSP TMS320F28335                         | -                                                  | 7                    | 10k                  | 50                  |
| Selvamuthuku-<br>maran et al.<br>(2015)  | Hybrid multicarrier<br>PWM                                  | Xilinx FPGA                              | PM50RSD120 IGBT                                    | 5                    | 3k                   | 50                  |
| Panda et al. (2018)                      | Logical switching state selection PWM                       | Arduino Mega 2560                        | 12N60A4D IGBT                                      | 7                    | 5k                   | 50                  |
| Kartick et al.<br>(2016)                 | PS-PWM                                                      | dSpace DS1104                            | K75T60 IGBT                                        | 9                    | 3k                   | 50                  |
| Farivar et al.<br>(2016)                 | SPWM                                                        | dSpace DS1006                            | PP75B060 IGBT                                      | 7                    | 800                  | 50                  |
| Fuentes et al.<br>(2017)                 | PS-PWM                                                      | dSpace DS1103                            | FSBB30CH60 IGBT                                    | 7                    | 4.1k                 | 50                  |
| Manoharan et al.<br>(2017)               | Hybrid PWM                                                  | DSP TMS320F28335                         | IRFP4868, IRFP4568<br>MOSFET                       | 27                   | 10k                  | 60                  |
| Hammami and<br>Grandi (2017)             | SPWM                                                        | DSP TMS320F28377                         | IPMPS22A76 IGBT<br>module                          | 5                    | 25k                  | 50                  |
| Kumar and Verma<br>(2018)                | PS-PWM                                                      | dSpace DS1104                            | SKM50GB063D IGBT                                   | 7                    | 2k                   | 50                  |
| Vahedi et al.<br>(2018)                  | Self-voltage balancing<br>PWM                               | dSpace DS1103                            | FGH30N60LSD IGBT                                   | 7                    | 2k                   | 50                  |
| Ma et al. (2013)                         | POD-PWM                                                     | -                                        | 5SDF10H4503 IGCT                                   | 5                    | 800                  | 50                  |
| Carnielutti et al. (2017)                | Modified PS-PWM                                             | DSP TMS320F28335 &<br>FPGA               | IGBTs                                              | 7                    | 2k                   | 50                  |

(continued on next page)

Table 8 (continued).

| MLI type &<br>suggested<br>literature   | MLI control scheme             | Controller used to control MLI | Power electronic<br>switches used in MLI<br>design | Quantitative details |                      |                     |
|-----------------------------------------|--------------------------------|--------------------------------|----------------------------------------------------|----------------------|----------------------|---------------------|
|                                         |                                |                                |                                                    | NI                   | f <sub>SW</sub> (Hz) | f <sub>0</sub> (Hz) |
| Sharma and Das<br>(2019)                | PS-PWM                         | DSP TMS320F28335               | IGBT modules                                       | 7                    | 5k                   | 50                  |
| Young et al.<br>(2013)                  | Harmonic reducing<br>algorithm | HT463R24                       | MOSFETs                                            | 7                    | -                    | 50                  |
| Kandasamy et al.<br>(2015)              | Multi-dimensional<br>PWM       | dSpace DS1104                  | IGBTs                                              | 5                    | 1k                   | 50                  |
| Wang et al. (2016)                      | PS-PWM                         | -                              | -                                                  | 11                   | 1k                   | 50                  |
| Gholizad and<br>Farsadi (2016)          | Staircase PWM                  | Arduino                        | IRFP540N MOSFET                                    | 11                   | -                    | 50                  |
| Ge et al. (2018)                        | PS-PWM                         | DSP TMS320F28335               | -                                                  | 7                    | 10k                  | 50                  |
| Busquets-Monge<br>et al. (2020)         | Virtual vector PWM             | dSpace DS1006                  | FDPF3860T MOSFET                                   | 7                    | 10k                  | 50                  |
| Selvamuthuku-<br>maran et al.<br>(2015) | Hybrid multicarrier<br>PWM     | Xilinx FPGA                    | PM50RSD120 IGBT                                    | 5                    | 3k                   | 50                  |
| Van et al. (2014)                       | Zero CMV PWM                   | DSP TMS320F28335               | FGL-60N100-BNTD                                    | 5                    | 2.1k                 | 50                  |
| Nguyen et al.<br>(2016)                 | Zero CMV PWM                   | DSP TMS320F28335               | FGL-60N100-BNTD<br>IGBT                            | 5                    | 2k                   | 50                  |
| Sonti et al. (2017)                     | Modified reference<br>PWM      | DSP TMS320F28335               | -                                                  | 5                    | 10k                  | 50                  |

#### Table 9

Switching methods and application requirements of T-MLI.

| Topology | THD <5% | Switch | ning frequency methods | Loa | ıd |       | Applications |    |         |                |                  |                 |
|----------|---------|--------|------------------------|-----|----|-------|--------------|----|---------|----------------|------------------|-----------------|
|          |         | High   | Fundamental            | R   | RL | Motor | Motor        | PV | STATCOM | Active filters | Electric vehicle | Metro locations |
| СТ       | 1       | 1      | ✓                      | 1   | -  | 1     | 1            | -  | _       | _              | -                | -               |
| TCT      | 1       | 1      | 1                      | 1   | 1  | -     | 1            | 1  | -       | -              | -                | -               |
| PWMCT    | 1       | 1      | 1                      | 1   | 1  | 1     | 1            | 1  | 1       | 1              | -                | -               |
| HFL      | 1       | 1      | -                      | -   | 1  | 1     | 1            | 1  | -       | -              | 1                | -               |
| SICT     | -       | 1      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| ZCT      | -       | 1      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| ZZTT     | -       | -      | 1                      | -   | -  | -     | -            | -  | -       | -              | -                | -               |
| DST      | -       | 1      | 1                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| TCAC     | -       | -      | 1                      | -   | -  | -     | -            | -  | -       | -              | -                | -               |
| RC       | -       | 1      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| CTRS     | -       | -      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| BSCT     | -       | -      | 1                      | -   |    | -     | -            | -  | -       | -              | -                | -               |
| ERSCT    | -       | -      | -                      | -   | 1  | -     | -            | 1  | -       | -              | -                | -               |
| SAM      | 1       | 1      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| COHB     | 1       | 1      | -                      | -   | 1  | -     | -            | -  | -       | -              | -                | -               |
| FCCT     | -       | -      | ✓                      | -   | -  | -     | -            | 1  | -       | -              | -                | -               |

 $-V_{dc}$  output voltages will be given. Using k transformers, Fig. 21 represents the architecture with H-bridges (Venkataramanaiah et al., 2017; Suresh and Panda, 2010, 2016). By connecting the secondary windings of transformers in series, third harmonics are produced. The voltage is changed as needed for the application by modifying the turn ratio. The characteristics of the single source transformer-based MLI topologies are given in Table 11.

This method is based on the usage of a buck converter to generate several voltage sources. The diagram of this approach is shown in Fig. 22 (Sajith and Sunitha, 2014). The main winding, tertiary winding, and secondary winding are all part of the buck converter seen above. The buck converter is a transformer that is isolated from the rest of the system. It solves the problem of

magnet saturation by connecting the tertiary and main windings. The circuits for rectifying and filtering are linked in Fig. 22 to provide an isolating DC output, which is delivered to the H-bridge to create a 15-level staircase. The disadvantages of this architecture include the fact that it is incompatible with high-power applications. Furthermore, because a separate circuit is required to stabilize the output, the entire system is extremely complex and expensive.

This method was first utilized with FCMLI in McGrath and Holmes (2009). The system's architecture is complicated, yet it lowers the condenser voltage. To solve this problem, a new topology featuring FCMLI, CHBMLI, and bidirectional switches was created. Fig. 23 (Suresh and Panda, 2016) represents the

| Table | 10 |
|-------|----|
|-------|----|

Brief particulars of various state-of-the-art MLI topologies and the proposed topology.

|                    | Banaei et al.<br>(2012)      | Farakhor et al.<br>(2015)         | Khounjahan et al.<br>(2015)                        | Gandomi et al.<br>(2015)           | TBCHBT                            | Behara et al.<br>(2016)             | Behara et al.<br>(2018b)      | Behara et al.<br>(2018a)      |
|--------------------|------------------------------|-----------------------------------|----------------------------------------------------|------------------------------------|-----------------------------------|-------------------------------------|-------------------------------|-------------------------------|
| N <sub>SW</sub>    | N <sub>L</sub> +1            | $6\frac{\ln(N_L)}{\ln(5)}$        | N <sub>L</sub> +1                                  | $2 \frac{\ln(N_L+1)}{\ln(2)}$      | $4\frac{\ln(N_L)}{\ln(3)}$        | N <sub>L</sub> +1                   | $4\frac{\ln(N_L)}{\ln(3)}$    | $4\frac{\ln(N_L)}{\ln(3)}$    |
| N <sub>gd</sub>    | N <sub>L</sub> +1            | $4 \frac{\ln(N_L)}{\ln(5)}$       | $\frac{N_L+1}{3}$                                  | $2 \frac{\ln(N_L+1)}{\ln(2)}$      | $4\frac{\ln(N_L)}{\ln(3)}$        | N <sub>L</sub> +1                   | $3 \frac{\ln(N_L)}{\ln(3)}$   | $4\frac{\ln(N_L)}{\ln(3)}$    |
| N <sub>tr</sub>    | $\frac{N_L+1}{2}$            | $2\frac{\ln(N_L)}{\ln(5)}$        | $\frac{N_L-1}{2}$                                  | $2rac{\ln(N_L+1)}{\ln(2)} - 2$    | $\frac{\ln(N_L)}{\ln(3)}$         | $\frac{N_L-1}{2}$                   | $\frac{\ln(N_L)}{\ln(3)} - 1$ | $\frac{\ln(N_L)}{\ln(3)} - 1$ |
| N <sub>dc</sub>    | 1                            | 1                                 | 1                                                  | 1                                  | 1                                 | 1                                   | 2                             | 1                             |
| N <sub>cap</sub>   | 0                            | 2                                 | 2                                                  | 0                                  | 0                                 | 0                                   | 0                             | 0                             |
| V <sub>in,dc</sub> | V <sub>dc</sub>              | 2V <sub>dc</sub>                  | 2V <sub>dc</sub>                                   | V <sub>dc</sub>                    | V <sub>dc</sub>                   | V <sub>dc</sub>                     | $V_{dc}, V_{dc}$              | V <sub>dc</sub>               |
| V <sub>cap</sub>   | -                            | V <sub>dc</sub>                   | V <sub>dc</sub>                                    | -                                  | -                                 | -                                   | -                             | -                             |
| TBV                | (N <sub>L</sub> +1) $V_{dc}$ | $6 \tfrac{ln(N_L)}{ln(5)} V_{dc}$ | $\left( {N_L \over 2} + 3  ight) V_{dc} \ N_L - 1$ | $2\frac{\ln(N_L+1)}{\ln(2)}V_{dc}$ | $4 \tfrac{ln(N_L)}{ln(3)} V_{dc}$ | (N <sub>L</sub> +1) V <sub>dc</sub> | $6 \frac{\ln(N_L)}{\ln(3)}$   | $4 \tfrac{ln(N_L)}{ln(3)}$    |
| V <sub>0p</sub>    | $\frac{(N_L-1)V_{dc}}{2}$    | $\frac{(N_L-1)V_{dc}}{2}$         | $\frac{1}{\frac{(N_L-1)V_{dc}}{2}}$                | $\frac{(N_L-1)V_{dc}}{2}$          | $\frac{(N_L-1)V_{dc}}{2}$         | $\frac{(N_L-1)V_{dc}}{4}$           | $\frac{(N_L-1)V_{dc}}{2}$     | $\frac{(N_L-1)V_{dc}}{2}$     |
| Туре               | Symmetric                    | Finary                            | Symmetric                                          | Binary                             | Ternary                           | Symmetric                           | Ternary                       | Ternary                       |
| Turns ratio        | (1,1)                        | (1, 1.5, 5, 25,<br>25)            | (1, 1,)                                            | (2, 4, 8)                          | (1,3,9,27)                        | (1,1)                               | (3,9,27)                      | (3,9,27)                      |

architecture of this strategy. The architecture exhibited works in an asymmetrical style. One of the advantages of this method is that it can be implemented in one or three steps. Another concern is that as levels get increased, the number of cascaded transformers gets increases.

As previously stated, the shoot-through (Shen et al., 2007) looks to be a source of the problematic condition. But it all comes down to how it can convert it into an advantage and use it. To increase the input voltage, the Shoot through Condition is used. The modulation index must traditionally be changed to raise voltage (Banaei et al., 2013). The model index and turns ratio, however, remain unchanged as a result of this method. As a result, the output's THD will remain constant. The H-bridge cascading input receives the Z-impedance network output voltage. The combined secondary voltages of the cascaded transformers depicted in Fig. 24 are equal to the staircase output voltage, Vo. The advantages and disadvantages of the various other hybrid topologies are given in Table 12.

The authors of Pereda and Dixon (2012), suggested that the EV application should have a single, high frequency (HFL) connection and this work pioneered the use of a low power transformer with modulation adjustment. The recommended switching method reduces the HFL's size from 20% to less than 2% of the machine's total power. Although some H-bridges do not transfer any power to the load in their current state, the remaining inverters still have operational filters. The architecture employs a high-frequency H-bridge, toroidal transformer, and a variable DC, MOSFET, or IGBT-based correcting device (Pereda and Dixon, 2011). The isolated DC sources are generated by HFL using the single DC source as a source. As previously stated, MLI necessitates the use of several DC sources to increase the quality of the electricity. This is a problem that must be solved as a challenge. Different modulation approaches are used to overcome this challenge in Shen et al. (2007)

The high-frequency H-bridge generates a square wave voltage of 10–20 kHz, which is transmitted to a toroidal transformer with various turnings. A rectifier and DC connection condenser are used to rectify and filter an isolated winding output. The cascaded HB is coupled with the DC link condenser to synthesize a multilayer waveform. As shown in Rotella et al. (2009), Fig. 25 represents a 27-level MLI with H-bridge. Because of some of the current limitations, such as considerable shift losses, poor efficiency, and expensive overall hardware, this concept is in the works and will require significant improvements.

A novel architecture (Banaei et al., 2012) described the cascaded reduced inverter switch (CTRSI). For single DC sources with single-phase transformers, this typology worked well. Every transformer generates two three-level semiconductor switches. In this regard. For all transformers, two switches can be utilized to change the direction of the separate DC source. In Kang et al. (2005), Four switches, on the other hand, are used. The findings show that with the proposed inverter design, high-quality output voltages can be attained with a small number of semiconductor switches. The main disadvantage of this method is that it uses switches with higher current levels than the PWM multilevel converters previously discussed (Kang et al., 2005).

A novel three-phase multilevel inverter with a single DC supply was proposed in Tsang and Chan (2014). This incorporates a cascaded H-bridges with a standard two-level inverter. With a small number of switching components, the suggested arrangement generates multilayer output voltage. A 19-level three-phase inverter was used to test the proposed version. The author used four H-bridges and one normal inverter to test the 19-level inverter. The author only used genuine sources in this example, while the rest were replaced with capacitors. This technique is similar to that of Sepahv et al. (2013), but the design is significantly different from that of Banaei et al. (2012). It is recommended that the design supplied be verified in a novel approach. The author observed that just 22 power switches were used to generate 19 three-phase waveform levels after comparing the proposed design to earlier topologies.

The authors presented a three-phase multi-level inverter with a single DC supply in Araujo-Vargas et al. (2014). The architecture offered is, in fact, rather new. The proposed variant is well suited to medium-power applications. With single insulated Dc sources, the author employed a 3-phase cascade H-bridge transformer. According to the author, the proposed design can also be run if the H-bridge cascade is replaced with a neutral point clamped circuit. As a result, we can choose a three-phase inverter that suits our requirements. Later, like an inverter, a single 16-bit microcontroller switching mechanism was introduced. The seven-level inverter's design was validated by the author. Furthermore, when

Fea

| Topology                                                                      | Advantages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Disadvantages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CT (Bircenas et al.,<br>2002; Salem et al.,<br>2015)                          | <ul><li>When compared to typical topologies, it reduces DC sources.</li><li>Modular structure.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>There are fewer output voltage levels to choose from.</li> <li>Several transformers were required to enhance the number of levels in the output voltage.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PWMCT<br>(Kang et al., 2004,<br>2005; Soon, 2009)                             | <ul> <li>The setup does not necessitate the use of passive components.</li> <li>Because a cascaded transformer improves low voltage, it is simple to incorporate with AC power.</li> <li>Because the cascaded transformer's leakage reactance creates filter operation, the output voltage's harmonic content is minimized.</li> <li>Switches in semiconductors have less dv/dt stress.</li> <li>The power exerted on the transformer can able to lower by changing the PWM, which reduces the transformer's size.</li> </ul>                                                            | <ul> <li>To maximize the number of levels, several cascaded transformers are required, which increases the cost, losses, installation area, and reliability.</li> <li>When functioning in three steps, the system becomes cumbersome.</li> <li>Unlike traditional switching systems, the switching and control algorithm is sophisticated.</li> <li>Due to the variable power distribution, this design does not fully utilize the transformers.</li> <li>Because it uses high-frequency PWM, the efficiency of a PWM inverter is lowered.</li> <li>There will be a need for a range of transformers with different turn ratios.</li> </ul> |
| TCT (Song et al.,<br>2009; Suresh<br>et al., 2010; Panda<br>and Suresh, 2012) | <ul> <li>Because of the high-quality output voltage and input current, low switching losses are accomplished.</li> <li>It has a low-frequency transformer and is modular in design.</li> <li>The output voltage is devoid of third harmonics.</li> <li>Without the usage of additional components, galvanic isolation is present.</li> </ul>                                                                                                                                                                                                                                             | <ul> <li>A three-phase transformer has a larger size than a single-phase transformer.</li> <li>Series coupled H-bridges and transformers are used to generate high-quality voltage, which increases the cost and installation area.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |
| FCCT (Sajith and<br>Sunitha, 2014)                                            | <ul> <li>It is used to cut down on the amount of DC sources.</li> <li>This design was tested at a low power of around 200 W.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>To improve the power quality, a greater number of components are necessary.</li> <li>Many passive components make up the forward converter.</li> <li>Multilevel operation necessitates the use of a specific transformer.</li> <li>Only used in low-power applications</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |
| SICT (Suresh and<br>Panda, 2016)                                              | <ul> <li>For high-voltage applications, SMC is used (above 5 kV).</li> <li>For output voltage levels and apparent frequency, SMI provides significantly better dynamic performance.</li> <li>It minimizes semiconductor losses while also lowering the amount of energy retained.</li> <li>It has a modular design that makes use of fewer semiconductor chips.</li> <li>The switching frequency is extremely low, which results in increased efficiency.</li> </ul>                                                                                                                     | <ul> <li>The SMC's general structure is complicated, and it includes capacitors, resulting in a voltage imbalance problem.</li> <li>Due to the enormous number of single-phase cascaded transformers, the system becomes too bulky to produce high-quality output voltage in a three-phase operation.</li> </ul>                                                                                                                                                                                                                                                                                                                            |
| HFL (Pereda and<br>Dixon, 2012, 2011)                                         | <ul> <li>The HB-based AMI employs just one DC source instead of many.</li> <li>The operation of the transformer allows for automatic voltage balance throughout HB.</li> <li>The total harmonic distortion (THD) is exceedingly low and practically constant over the whole working range.</li> <li>It is possible to think of topology as a regenerating process.</li> <li>A toroidal transformer makes up the HFL. This topology can be employed for high-power applications because its weight and power rating are lower than those of other types of power transformers.</li> </ul> | <ul> <li>Due to additional DC-link diodes, rectifiers, and variable DC supply, the circuit complexity grows as the number of levels in the output voltage increases.</li> <li>The capacitor's quick dynamic activity is limited due to its participation.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |
| ZCT (Banaei and<br>Dehghanzadeh,<br>2012; Banaei<br>et al., 2013)             | • It operates on a shoot-through basis, making it more dependable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul><li>Capacitors and inductors were employed as extra components.</li><li>To reduce THD, additional transformers are necessary.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

compared to other procedures, verifications indicate that efficiency is slightly lower. The construction pattern, on the other hand, is rather straightforward, which makes the design the ideal option when additional control loops are avoided.

#### 3.2. 3-L inverter-based topologies

Their modular construction makes the system simple to operate and are frequently employed. The respective merits and demerits of the 3 level topologies are given in Table 13. Inverters are divided into four categories, each of which is detailed below:

3.2.1. Delta-star connected transformer (DST) based inverter

This method necessitates converters with a  $\sqrt{3:1}$  turnover ratio linked to the star (Mueller and Park, 1994). On contemporary topologies, DST-based inverters have greatly improved. The top 3L is directed to the positive source terminals, while the bottom 3L is directed to the negative source terminals represented in Fig. 26. For voltage balancing, no capacitors are necessary. With just one delta star coupled transformer, inverters based on the DST topology can create seven levels of output, which is its greatness. However, even though this has downsides, the

Features of miscellaneous topologies.

| Topology                                                      | Advantages                                                                                                                                                                                                                                                                                                                                                   | Disadvantages                                                                                                                                                                                                                 |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTRS (Babaei<br>et al., 2012)<br>BSCT (Patra et al.,<br>2018) | <ul> <li>A cascaded H-bridge multilevel inverter uses more switching components than the published scheme.</li> <li>In comparison to the topologies presented.</li> <li>This topology requires fewer components.</li> </ul>                                                                                                                                  | <ul> <li>Transformer saturation can occur if proper switching is not given.</li> <li>Bidirectional switches and two more capacitors are used in the suggested topology.</li> </ul>                                            |
| ERSCT (Gupta and<br>Jain, 2012a)                              | <ul> <li>In comparison to the topologies presented in Babaei et al. (2012),</li> <li>There are fewer transformers and switches.</li> </ul>                                                                                                                                                                                                                   | <ul> <li>It is not built in a modular fashion.</li> <li>Except for a few topologies, additional components were used.</li> <li>The system becomes cumbersome when generating a large number of levels.</li> </ul>             |
| SAM (Alishah<br>et al., 2014)                                 | <ul> <li>The PIV of semiconductor switches has been reduced.</li> <li>Power losses and on-state drop across switches are decreased since there are fewer devices in the current route.</li> <li>Both symmetric and asymmetric operating modes are efficient.</li> <li>It has a modular design to it.</li> <li>THD is lower in an asymmetric mode.</li> </ul> | <ul> <li>In total, two capacitors are required.</li> <li>Each module necessitates bidirectional switches.</li> <li>Because each module requires two single-phase cascaded transformers, the system is complicated.</li> </ul> |
| COHB<br>(Mokhberdoran<br>and Ajami, 2014)                     | <ul> <li>The number of levels is enhanced using turns-ratio algorithms, resulting in less THD as compared to the binary strategy method.</li> <li>Modular structure.</li> </ul>                                                                                                                                                                              | <ul> <li>On two switches per module, the peak inverse voltage (PIV) is increased.</li> <li>To obtain a staircase waveform with lower THD, two cascaded transformers are required.</li> </ul>                                  |

Table 13

| 3-Leg based topologies           |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Topology                         | Merits                                                                                                                                                                                                                                                                                                                           | Limitations                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ZZIT (Manjrekar<br>et al., 2000) | • The output voltage is free of 24 1 harmonic components thanks<br>to space vector modulation (SVM) and a unique transformer<br>connection. The harmonic order is denoted by the letter h.                                                                                                                                       | <ul> <li>This layout involves the use of a custom-built transformer with two secondary windings, resulting in a complicated, expensive, and heavy overall system.</li> <li>Only 13 levels are produced in the output voltage, compared to the earlier MLI, which used more components.</li> <li>Due to a different type of transformer, the topology does not have a modular structure and is limited to four 3-L and transformers.</li> </ul> |
| DST (Mueller and<br>Park, 1994)  | • Extra circuitry for the capacitor's voltage balancing approach is not required.                                                                                                                                                                                                                                                | <ul> <li>To achieve a 7-level topology, high-capacity semiconductor devices and a transformer are required.</li> <li>To reduce harmonics, the design only provides a 7-level load voltage. The system becomes more sophisticated as more L-C filters are added.</li> </ul>                                                                                                                                                                     |
| TCAC (Mueller and<br>Gran, 1998) | <ul> <li>The arm-based architecture of the three-phase T-common SDCMI uses fewer switching elements, resulting in a smaller gate driver and total system size.</li> <li>The number of pieces needed to defend against the current is cut in half. For a shared arm, only one current protection circuit is necessary.</li> </ul> | <ul> <li>Because the common arm's current rating is five times that of the other arms, a different IPM and transformer rating is necessary.</li> <li>The system is substantial due to the utilization of six three-phase transformers.</li> </ul>                                                                                                                                                                                              |
| RS (Lai and Shyu,<br>2002)       | <ul> <li>3-L replaced an HB by incorporating a single-phase cascaded transformer.</li> <li>The phase shift has been extended. With PWM, a single module may provide a 7-level staircase voltage, effectively removing low-frequency harmonics in the DC link current.</li> </ul>                                                 | <ul><li>Each module will require two cascaded single-phase transformers.</li><li>Its framework is not modular.</li></ul>                                                                                                                                                                                                                                                                                                                       |

filter circuits can be removed and the SVM algorithm must be improved. Because of the high-frequency operation, efficiency suffers and variable losses increase resulting in higher output levels.

This strategy aims to decrease the component count while simultaneously increasing output (Mueller and Gran, 1998). This arrangement includes six 3-L modules with 36 switches and 18 IGBTs as well as five three-phase transformers. The 3-L can also be made with 18 H-bridge modules. This is not a flexible topology, and it is also quite expensive.

# 3.2.2. Reduced switch type (RS) MLI

The proposed architecture is shown in Fig. 27 (Lai and Shyu, 2002), which uses a cascaded transformer instead of H-bridges to construct 3L. This necessitates complex control strategies. The 5th level will be treated equally, whereas the 7th level will be treated





 $\label{eq:Fig. 9. MLI structures: (a) 5-level MLI (b) 7-level MLI (c) 15-level MLI (Dhanamjayulu et al., 2020b).$ 

unequally. To generate extra levels, changes must be made to the inverter.



Fig. 10. 17-level cascaded H-bridge MLI (Dhanamjayulu et al., 2021b).

# 3.3. Hybrid topologies

3.3.1. Cascaded transformer-based reduced device count (CTRS) inverter

A series of transformers that transform and isolate voltage, switches, and a single DC voltage source is connected in series (Babaei and Hosseini, 2007) is used to achieve this technique shown in Fig. 28. While this architecture uses fewer switches than prior architectures and the rated power of the switches employed is higher than usual, a power loss occurs. Voltages between  $+V_{dc}$  and  $-V_{dc}$  could be used to generate it. The number of switches must be increased to increase the levels. Another drawback is a lack of suitable switching mechanisms.

3.3.2. MLI based on bi-directional switches with cascaded type transformer (BSCT)

Transformers, unipolar switches, and two-way switches, and two capacitors are used in this construction, as illustrated in Fig. 29 (Laali et al., 2010). This decreases the risk of loss, as well as the cost and size of the relocation. However, as in the past, the losses increase with the increase of layers count.

3.3.3. MLI based on reduced switch type cascaded transformer (RSCT)

The technique represented in Fig. 30 (Ounejjar et al., 2011) has the benefit of using fewer switches, condensers, and drivers which produces a 9-level output. As a result, there will be fewer losses to replace. Each of the four components contains four diodes and a switch.

To give a 5-stage output, 6 switches with 2 CTs are required (Zeng et al., 2010), which is a better solution than earlier (Lai and Peng, 1996). This architecture is a combined H-bridge (COHB) based T-SDCMI, necessitates the use of semi-director



Fig. 11. Three-phase 19-level MLI (Dhanamjayulu et al., 2020a).



Fig. 12. 31-level MLI structure (Prasad et al., 2021).



Fig. 13. 15-level MLI topology (Dhanamjayulu et al., 2021a).



Fig. 14. Double side CHB connected hybrid 9-level MLI (Hinago and Koizumi, 2009).

switches with varying evaluations, which boosts costs, and raises the voltage stages by one module. The rotation ratio is chosen in a binary manner. Each switch has a different reverse peak tension. This is one of the most important issues in this type of architecture.

#### 3.3.4. Transformer type MLI cascaded multi-source RES

As described, the multiple transformer topology is used in PV systems (Kouro et al., 2007), and the PV-based standalone micro inverter is presented in Babaei and Hosseini (2007). This is comparable to the classic cascaded H-bridge multilevel converter illustrated in Fig. 31 in terms of construction. When compared to the traditional cascading architecture, however, it is clear that it requires fewer DC sources. In practice, only one DC supply is required for a single-phase multiple transformer system. It is also essential to treble the number of DC sources and transformers for a three-phase grid-connected PV system (Kouro et al., 2010). Two further properties that have been confirmed are robustness and reliability. Some commercial inverters were based on this architecture because of these unique properties (Hannan et al., 2014). Three DC sources, on the other hand, are required for three-phase applications. The fluctuation of the electricity generated by each PV source is another cause of concern. The injected AC currents will be uneven if the PV sources produce unequal power.

To improve existing power conditioning systems, this study proposes a novel topology. The proposed topology for a gridconnected three-phase system is shown in Fig. 31. It just requires two PV sources and comprises two four-leg two-level VSIs, as can be seen. The inverters' AC terminals will be connected to two Scott transformers, which will have their secondary windings coupled in a series configuration. In contrast to the traditional multiple-transformer topology (Hannan et al., 2014). This technique reduces the number of switches from 24 to 16, as well as the number of PV sources from three to two. Furthermore, the unbalance of the injected three-phase currents into the grid (produced by unbalanced PV power output) will be reduced due to the usage of Scott transformers.

#### 4. MLI: Cost assessment

It is worth noting that the overall cost of the MLI rises as the number of components increases. In many applications, the primary rationale for avoiding the use of a typical MLI architecture is its higher cost. As a result, it is necessary to compute the total cost while developing the unique RS MLI topologies. The number of semiconductor switches, drivers, diodes, and capacitors required determines the cost of an MLI. Furthermore, TSV and PIV should be given equal weight when determining the rating of these components, which contributes to the final cost. Table 14 shows the costs of a few insulated-gate bipolar transistors (IGBT) switches, diodes with a fixed current rating of 75 A for a wide range of voltage, isolated driver circuits, isolated dc sources with a 50 A rating, and capacitors with a fixed capacitance of 3.3 mF that can be used to design various RS MLI topologies. The component ratings given here are only examples of a sample cost analysis for



Fig. 15. Overview of the application of MICs based on the classification.



Fig. 16. Different types of transformers used in various topologies.



Fig. 17. Cascaded single phase transformer MLI configuration (Kang et al., 2005).

an MLI; the parameter/cost will vary depending on supply and market growth.

The performance of the various MLIs along with the cost function is discussed in Mueller and Gran (1998). Table 15 lists the specific tools and apparatus required for T-MLI implementation. The MLIs with single and multi-sources are discussed in Hannan et al. (2014) which has more device count implemented for PV applications.

Finally, the various parameters of the existing MLIs are presented and made a comprehensive structural review with a detailed comparison. This research helps young researchers to propose optimized structural and cost-effective MLIs for renewable energy applications. This can be also applicable to the gridconnected and FACTS devices for the improvement of power quality.



Fig. 18. CT based MLI (Kouro et al., 2010).



Fig. 19. Single-phase PWMCT based MLI (Carpita et al., 2008).



Fig. 20. M-PWMCT based MLI (Franquelo et al., 2008).



Fig. 21. TCT based MLI (Suresh et al., 2010).



Fig. 22. FCCT based MLI (Sajith and Sunitha, 2014).



Fig. 23. SICT configuration (Suresh and Panda, 2016).

| Component name                   | Component number  | Voltage rating (V) | Unit price (USD) |
|----------------------------------|-------------------|--------------------|------------------|
| -                                | IXGH60N30C3       | 300                | 3.89             |
|                                  | IXGH72N30B3       | 600                | 5.00             |
|                                  | IXGH50N90B2       | 900                | 5.96             |
|                                  | IXGH32N100A3      | 1000               | 6.87             |
| IGBTs (75A)                      | IXGH32N120A2      | 1200               | 8.12             |
|                                  | IXGH25N160        | 1600               | 10.418           |
|                                  | IXGH32N170        | 1700               | 16.78            |
|                                  | IXGH20N360        | 3600               | 35.49            |
|                                  | APT60S20          | 200                | 5.91             |
| Discrete diades (75A)            | APT75DQ60         | 600                | 4.74             |
| Discrete dibdes (75A)            | APT75DQ100        | 1000               | 4.90             |
|                                  | APT75DQ120        | 1200               | 7.02             |
|                                  | TLP250            | -                  | 2.04             |
|                                  | TLP350            | -                  | 2.83             |
|                                  | HCPL-316J         | -                  | 6.17             |
|                                  | HCPL-3120         | -                  | 3.25             |
| Driver circuits                  | HCNW-3120         | -                  | 5.06             |
|                                  | HCPL-3180         | -                  | 3.85             |
|                                  | IR2110            | -                  | 1.84             |
|                                  | MCT2E             | -                  | 0.37             |
|                                  | MOC3021           | -                  | 0.43             |
|                                  | TL250048 (2.5 kW) | 48                 | 1504.5           |
| Isolated dc power supplies (50A) | N8759A(5 kW)      | 100                | 6821             |
|                                  | N6702C(1.2 kW)    | 150                | 4199             |
|                                  | LLS2A332MELA      | 100                | 4.96             |
|                                  | LLG2D332MELC50    | 200                | 9.87             |
| Canacitors (3.3 mF)              | LQR2V332MSEG      | 350                | 54.51            |
| capacitors (3.5 mil)             | LQR2G332MSEG      | 400                | 65.73            |
|                                  | LNX2H332MSEH      | 500                | 111.08           |
|                                  | LNX2J332MSEJ      | 630                | 216.07           |

#### 5. Conclusion

This article focuses on the existing transformer-less and transformer-based MLI structures that fall into the categories of Symmetric, Asymmetric, Hybrid, and Single DC source-based structures, as well as their interesting features like power quality, cost, modularity, and other characteristics that result in a highquality output waveform for medium to high-power applications with less THD. The merits, limitations and applications of conventional MLI topologies have been thoroughly investigated, as well as the applications of contemporary topologies. In this way, each topology and category of transformer and transformer-less

| MLI Topology | Power<br>electronic<br>switches used<br>in MLI design | Gate driver  | Input DC/AC<br>output voltage<br>rating | Maximum<br>power     | Frequency (Hz) | Transformer                                                                                                |                              | Processor                                |
|--------------|-------------------------------------------------------|--------------|-----------------------------------------|----------------------|----------------|------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------|
|              |                                                       |              |                                         |                      |                | Specification                                                                                              | Turns ratio                  | -                                        |
| CT PWMCT     | FS100UMJ03<br>Power MOSFET                            | TLP250       | 57/12/110 PV<br>array, 51/110           | 3 kVA<br>1 kW        | 60<br>60       | 1.3 kVA<br>EI lamination                                                                                   | 1:a, 1:3a, 1:9a<br>a = 1.625 | DSP Controller                           |
| TCT          | FGH20N60UFD<br>IGBT                                   | -            | 60/220                                  | -                    | 50             | EI lamination<br>(3EA)                                                                                     | 1:1                          | DSP Controller-F2812<br>and Xilink       |
| STCT         | FGH20N60UFD<br>IGBT                                   | HCPI-316J    | 120/230                                 | -                    | 50             | 2 kVA, EI<br>lamination                                                                                    | 1:1                          |                                          |
| HFL          | -                                                     | -            | 150                                     | 2 kW, 3 kW,<br>18 kW | 50             |                                                                                                            | 9N:3N:N                      | ABB AC800PEC                             |
| ZCT          | IRFP640 and<br>MUR820G                                | TLP250       | 60/150                                  | -                    | 50             |                                                                                                            | 1:1                          | PCI-1716DAQ                              |
| ZZTT         | _                                                     | _            | 300/326.5                               | 6 kW                 |                | $\begin{split} N_{p} &= 500, \\ N_{1} &= 102, \\ N_{2} &= 37, \\ N_{3} &= 124, \\ N_{4} &= 72 \end{split}$ | 481:278                      | 16-bit<br>dsPIC33FJ256MC710A<br>DSP-2812 |
| CTRS         | IRF460 MOSFET                                         | TLP521-1     | 12 V                                    | -                    | 50             | -                                                                                                          | 1:1                          | ATMEGA 32-8PT                            |
| BSCT         | IRFP250<br>MOSFET                                     | TLP250/HC573 | 20 V                                    | -                    | 50             | -                                                                                                          | _                            | DSP TMS320F28335                         |
| SAM          | H25R1202 IGBT                                         | -            | 100/200 and<br>60/360                   | -                    | -              | PC 40 ferrite core                                                                                         | 100:100<br>100:500           | -                                        |

 Table 15

 Component details of the various topologies of T-MLI.

 $v_{dc} + c_1 + c_2 + c$ 

Fig. 24. ZCT based MLI (Shen et al., 2007).

MLI structures are thoroughly investigated along with the general advancements and issues in the field.

Several topologies have been evaluated in terms of the number of transformers, semiconductor devices, and output voltage levels using various performance metrics. In addition, the equipment required for all T-MLI implementations is explained in detail and in-depth. The existing topologies have several circuit components with multi-sources which increases the circuit complexity and the cost of the MLIs. In addition, procuring the different types of sources is difficult in real-time implementation. The existing MLIs have higher harmonics, high TSV, and power losses which increases the cost of the MLIs. Hence these are the drawbacks available in the literature and can be overcome by providing a solution in the future implementation of single DC source MLIs with optimal components for renewable energy applications. Furthermore, a summary of this paper aids researchers in determining a well-suited topology based on application-oriented requirements that can be incorporated in future works.

#### **Declaration of competing interest**

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

### Data availability statement

The findings of this review work no data associated with this article.

#### Acknowledgment

"The publication of this article was funded by Qatar National Library."



Fig. 25. HFL based MLI (Rotella et al., 2009).



Fig. 26. DST based MLI (Mueller and Park, 1994).



Fig. 27. RS based MLI (Lai and Shyu, 2002).



Fig. 28. CTRS based MLI (Babaei and Hosseini, 2007).



Fig. 29. Single-phase BSCT based MLI (Laali et al., 2010).



Fig. 30. ERSCT based MLI (Ounejjar et al., 2011).



Fig. 31. Solar PV fed MLI configuration (Hannan et al., 2014).

#### References

- Abu-Rub, H., Holtz, J., Rodriguez, J., Baoming, G., 2010. Medium-voltage multilevel converters state of the art, challenges, and requirements in industrial applications. IEEE Trans. Ind. Electron. 57 (8), 2581–2596. http://dx.doi.org/ 10.1109/TIE.2010.2043039.
- Acuna, P., Moran, L., Rivera, M., Dixon, J., Rodriguez, J., 2014. Improved active power filter performance for renewable power generation systems. IEEE Trans. Power Electron. 29 (2), 687–694. http://dx.doi.org/10.1109/TPEL.2013. 2257854.
- Agrawal, R., Jain, S., 2017. Comparison of reduced part count multilevel inverters (RPC-MLIs) for integration to the grid. Int. J. Electr. Power Energy Syst. 84, 214–224. http://dx.doi.org/10.1016/j.ijepes.2016.05.011.
- Akagi, H., Hatada, T., 2009. Voltage balancing control for a three-level diodeclamped converter in a medium-voltage transformerless hybrid active filter. IEEE Trans. Power Electron. 24 (3), 571–579. http://dx.doi.org/10.1109/TPEL. 2009.2012528.
- Alishah, R.S., Hosseini, S.H., Babaei, E., Sabahi, M., 2016. A new general multilevel converter topology based on cascaded connection of submultilevel units with reduced switching components, DC sources, and blocked voltage by switches. IEEE Trans. Ind. Electron. 63 (11), 7157–7164. http://dx.doi.org/10.1109/TIE. 2016.2592460.

- Alishah, R.S., Nazarpour, D., Hosseini, S.H., Sabahi, M., 2014. New hybrid structure for multilevel inverter with fewer number of components for high-voltage levels. IET Power Electron. 7, 96–104.
- Aly, M., Ahmed, E.M., Shoyama, M., 2017. Thermal stresses relief carrierbased PWM strategy for single-phase multilevel inverters. IEEE Trans. Power Electron. 32 (12), 9376–9388. http://dx.doi.org/10.1109/TPEL.2017.2654490.
- Amini, J., Viki, A.H., Radan, A., Moallem, M., 2017. A general control method for multilevel converters based on knapsack problem. IEEE Trans. Power Electron. 32 (1), 2–10. http://dx.doi.org/10.1109/TPEL.2016.2522939.
- Araujo-Vargas, I., Cano-Pulido, K., Ramirez-Hernandez, J., Mondragon-Escamilla, N., Nicolas-Villalva, C.I., Villarruel-Parra, A., Cortes-Rodriguez, D.D.J., Perez-Pinal, F.J., 2014. A single DC-source seven-level inverter for utility equipment of metro railway, powerland substations. IEEE Trans. Ind. Appl. 50 (6), 3876–3892. http: //dx.doi.org/10.1109/TIA.2014.2312538.
- Babaei, E., 2008. A cascade multilevel converter topology with reduced number of switches. IEEE Trans. Power Electron. 23 (6), 2657–2664. http://dx.doi.org/ 10.1109/TPEL.2008.2005192.
- Babaei, E., Alilu, S., Laali, S., 2014a. A new general topology for cascaded multilevel inverters with reduced number of components based on developed H-bridge. IEEE Trans. Ind. Electron. 61 (8), 3932–3939. http://dx.doi.org/10. 1109/TIE.2013.2286561.

- Babaei, E., Dehqan, A., Sabahi, M., 2013. A new topology for multilevel inverter considering its optimal structures. Electr. Power Syst. Res. 103, 145–156. http://dx.doi.org/10.1016/j.epsr.2013.06.001.
- Babaei, E., Hosseini, S.H., 2007. Charge balance control methods for asymmetrical cascade multilevel converters. In: Proceeding of International Conference on Electrical Machines and Systems. ICEMS 2007, pp. 74–79. http://dx.doi.org/ 10.1109/ICEMS12746.2007.4412143.
- Babaei, E., Hosseini, S.H., 2009. New cascaded multilevel inverter topology with minimum number of switches. Energy Convers. Manage. 50 (11), 2761–2767. http://dx.doi.org/10.1016/j.enconman.2009.06.032.
- Babaei, E., Hosseini, S.H., Gharehpetian, G.B., Haque, M.T., Sabahi, M., 2007. Reduction of dc voltage sources and switches in asymmetrical multilevel converters using a novel topology. Electr. Power Syst. Res. 77 (8), 1073–1085. http://dx.doi.org/10.1016/j.epsr.2006.09.012.
- Babaei, E., Kangarlu, M.F., Mazgar, F.N., 2012. Symmetric and asymmetric multilevel inverter topologies with reduced switching devices. Electr. Power Syst. Res. 86, 122–130. http://dx.doi.org/10.1016/j.epsr.2011.12.013.
- Babaei, E., Kangarlu, M.F., Sabahi, M., 2014b. Extended multilevel converters: An attempt to reduce the number of independent DC voltage sources in cascaded multilevel converters. IET Power Electron. 7 (1), 157–166. http: //dx.doi.org/10.1049/iet-pel.2013.0057.
- Babaei, E., Laali, S., 2015. Optimum structures of proposed new cascaded multilevel inverter with reduced number of components. IEEE Trans. Ind. Electron. 62 (11), 6887–6895. http://dx.doi.org/10.1109/TIE.2015.2437330.
- Babaei, E., Laali, S., Alilu, S., 2014c. Cascaded multilevel inverter with series connection of novel H-bridge basic units. IEEE Trans. Ind. Electron. 61 (12), 6664–6671. http://dx.doi.org/10.1109/TIE.2014.2316264.
- Babaei, E., Laali, S., Bayat, Z., 2015. A single-phase cascaded multilevel inverter based on a new basic unit with reduced number of power switches. IEEE Trans. Ind. Electron. 62 (2), 922–929. http://dx.doi.org/10.1109/TIE.2014. 2336601.
- Bana, P.R., Panda, K.P., Naayagi, R.T., Siano, P., Panda, G., 2019. Recently developed reduced switch multilevel inverter for renewable energy integration and drives application: topologies, comprehensive analysis and comparative evaluation. IEEE Access 7, 54888–54909.
- Banaei, M.R., Dehghanzadeh, A.R., 2012. Single Z-source based cascaded transformer multilevel inverter. In: 2012 3rd Power Electronics and Drive Systems Technology. PEDSTC 2012, pp. 397–402. http://dx.doi.org/10.1109/PEDSTC. 2012.6183362.
- Banaei, M.R., Dehghanzadeh, A.R., Fazel, A., Oskouei, A.B., 2013. Switching algorithm for single Z-source boost multilevel inverter with ability of voltage control. IET Power Electron. 6, 1350–1359.
- Banaei, M.R., Khounjahan, H., Salary, E., 2012. Single-source cascaded transformers multilevel inverter with reduced number of switches. IET Power Electron. 5 (9), 1748–1753. http://dx.doi.org/10.1049/iet-pel.2011.0431.
- Barzegarkhoo, R., Vosoughi, N., Zamiri, E., Kojabadi, H.M., Chang, L., 2016. A cascaded modular multilevel inverter topology using novel series basic units with a reduced number of power electronic elements. J. Power Electron. 16 (6), 2139–2149. http://dx.doi.org/10.6113/JPE.2016.16.6.2139.
- Bayat, Z., Babaei, E., 2012. A new cascaded multilevel inverter with reduced number of switches. In: 2012 3rd Power Electronics and Drive Systems Technology. PEDSTC, IEEE, pp. 416–421.
- Behara, S., Sandeep, N., Udaykumar, R.Y., 2016. Transformer-based seven-level inverter with single-dc supply for renewable energy applications. In: India International Conference on Power Electronics. IICPE 2016, http://dx.doi.org/ 10.1109/IICPE.2016.8079431, Novem:3–8.
- Behara, S., Sandeep, N., Yaragatti, U.R., 2018a. Design and implementation of transformer-based multilevel inverter topology with reduced components. IEEE Trans. Ind. Appl. 54 (5), 4632–4639. http://dx.doi.org/10.1109/TIA.2018. 2836911.
- Behara, S., Sandeep, N., Yaragatti, U.R., 2018b. Simplified transformer-based multilevel inverter topology and generalisations for renewable energy applications. IET Power Electron. 11, 708–718.
- Belkamel, H., Mekhilef, S., Masaoud, A., Naeim, M.A., 2013. Novel threephase asymmetrical cascaded multilevel voltage source inverter. IET Power Electron. 6, 1696–1706.
- Bircenas, E., Ramirez, S., Cardenas, V., Echavarria, R., 2002. Cascade multilevel inverter with only one DC source. In: VIII IEEE International Power Electronics Congress, 2002. Technical Proceedings. CIEP 2002, IEEE, pp. 171–176.
- Bocquel, A., Janning, J., 2005. Analysis of a 300 MW variable speed drive for pump-storage plant applications. In: 2005 European Conference on Power Electronics and Applications 2005. http://dx.doi.org/10.1109/epe.2005. 219434.
- Busquets-Monge, S., Filba-Martinez, A., Alepuz, S., Nicolas-Apruzzese, J., Luque, A., Conesa-Roca, A., Bordonau, J., 2020. Multibattery-fed neutralpoint-clamped DC-AC converter with SoC balancing control to maximize capacity utilization. IEEE Trans. Ind. Electron. 67 (1), 16–27. http://dx.doi. org/10.1109/TIE.2019.2896176.

- Carnielutti, F., Tessele, B., De Parish, J., Massing, J., Pinheiro, H., 2017. Control scheme for a cascaded multilevel converter used in low-voltage-ride-through tests of grid-connected wind turbines. In: IEEE International Symposium on Industrial Electronics. pp. 651–656. http://dx.doi.org/10.1109/ISIE.2017. 8001323.
- Carpita, M., Marchesoni, M., Pellerin, M., Moser, D., 2008. Multilevel converter for traction applications: Small-scale prototype tests results. IEEE Trans. Ind. Electron. 55 (5), 2203–2212. http://dx.doi.org/10.1109/TIE.2008.918645.
- Chivite-Zabalza, J., Izurza-Moreno, P., Madariaga, D., Calvo, G., Rodríguez, M.A., 2013. Voltage balancing control in 3-level neutral-point clamped inverters using triangular carrier PWM modulation for facts applications. IEEE Trans. Power Electron. 28 (10), 4473–4484. http://dx.doi.org/10.1109/TPEL.2012. 2237415.
- Choi, W.K., Kang, F.S., 2009. H-bridge based multilevel inverter using PWM switching function. In: INTELEC, International Telecommunications Energy Conference. Proceedings, pp. 5–9. http://dx.doi.org/10.1109/INTLEC.2009. 5351886.
- Choi, J.S., Kang, F.S., 2015. Seven-level PWM inverter employing series-connected capacitors paralleled to a single DC voltage source. IEEE Trans. Ind. Electron. 62 (6), 3448–3459. http://dx.doi.org/10.1109/TIE.2014.2370948.
- Colak, I., Kabalci, E., Bayindir, R., 2011. Review of multilevel voltage source inverter topologies and control schemes. Energy Convers. Manage. 52 (2), 1114–1128. http://dx.doi.org/10.1016/j.enconman.2010.09.006.
- Dargahi, S., Babaei, E., Eskandari, S., Dargahi, V., Sabahi, M., 2014. Flyingcapacitor stacked multicell multilevel voltage source inverters: Analysis and modelling. IET Power Electron. 7 (12), 2969–2987. http://dx.doi.org/10.1049/ iet-pel.2013.0902.
- Dhanamjayulu, C., Kaliannan, P., Padmanaban, S., Maroti, P.K., Holm-Nielsen, J.B., 2020a. A new three-phase multi-level asymmetrical inverter with optimum hardware components. IEEE Access 8, 212515–212528. http://dx.doi.org/10. 1109/ACCESS.2020.3039831.
- Dhanamjayulu, C., Khasim, S.R., Padmanaban, S., Arunkumar, G., Holm-Nielsen, J.B., Blaabjerg, F., 2020b. Design and implementation of multilevel inverters for fuel cell energy conversion system. IEEE Access 8 (Dcm), 183690–183707. http://dx.doi.org/10.1109/ACCESS.2020.3029153.
- Dhanamjayulu, C., Padmanaban, S., Holm-Nielsen, J.B., Blaabjerg, F., 2021a. Design and implementation of a single-phase 15-level inverter with reduced components for solar PV applications. IEEE Access 9, 581–594. http://dx.doi. org/10.1109/ACCESS.2020.3046477.
- Dhanamjayulu, C., Prasad, D., Padmanaban, S., Maroti, P.K., Holm-Nielsen, J.B., Blaabjerg, F., 2021b. Design and implementation of seventeen level inverter with reduced components. IEEE Access 9, 16746–16760. http://dx.doi.org/10. 1109/ACCESS.2021.3054001.
- Diab, M.S., Massoud, A.M., Ahmed, S., Williams, B.W., 2018. A dual modular multilevel converter with high-frequency magnetic links between submodules for MV open-end stator winding machine drives. IEEE Trans. Power Electron. 33 (6), 5142–5159. http://dx.doi.org/10.1109/TPEL.2017.2735195.
- Dixon, J., Pereda, J., Castillo, C., Bosch, S., 2010. Asymmetrical multilevel inverter for traction drives using only one DC supply. IEEE Trans. Veh. Technol. 59 (8), 3736–3743. http://dx.doi.org/10.1109/TVT.2010.2057268.
- Du, Zhong, Tolbert, L.M., Chiasson, J.N., 2006. Active harmonic elimination for multilevel converters. IEEE Trans. Power Electron. 21 (2), 459–469. http: //dx.doi.org/10.1109/TPEL.2005.869757.
- Elias, M.F.M., Rahim, N.A., Ping, H.W., Uddin, M.N., 2014. Asymmetrical cascaded multilevel inverter based on transistor-clamped H-bridge power cell. IEEE Trans. Ind. Appl. 50 (6), 4281–4288. http://dx.doi.org/10.1109/TIA.2014. 2346711.
- Etxeberria-Otadui, I., Lopez-de Heredia, A., San-Sebastian, J., Gaztañaga, H., Viscarret, U., Caballero, M., 2008. Analysis of a H-NPC topology for an AC traction front-end converter. In: 2008 13th International Power Electronics and Motion Control Conference. EPE-PEMC 2008, pp. 1555–1561. http://dx. doi.org/10.1109/EPEPEMC.2008.4635488.
- Farakhor, A., Ahrabi, R.R., Ardi, H., Ravadanegh, S.N., 2015. Symmetric and asymmetric transformer based cascaded multilevel inverter with minimum number of components. IET Power Electron. 8 (6), 1052–1060. http://dx.doi. org/10.1049/iet-pel.2014.0378.
- Farhadi Kangarlu, M., Babaei, E., 2013. Cross-switched multilevel inverter: an innovative topology. IET Power Electron. 6 (4), 642–651. http://dx.doi.org/ 10.1049/iet-pel.2012.0265.
- Farhadi Kangarlu, M., Babaei, E., Laali, S., 2012. Symmetric multilevel inverter with reduced components based on non-insulated dc voltage sources. IET Power Electron. 5 (5), 571–581. http://dx.doi.org/10.1049/iet-pel.2011.0263.
- Farivar, G., Hredzak, B., Agelidis, V.G., 2016. A DC-side sensorless cascaded H-bridge multilevel converter-based photovoltaic system. IEEE Trans. Ind. Electron. 63 (7), 4233–4241. http://dx.doi.org/10.1109/TIE.2016.2544243.
- Franquelo, L.G., Rodriguez, J., Leon, J.I., Kouro, S., Portillo, R., Prats, M.A.M., 2008. The age of multilevel converters arrives. IEEE Ind. Electron. Mag. 2 (2), 28–39. http://dx.doi.org/10.1109/MIE.2008.923519.

- Fuentes, C.D., Rojas, C.A., Renaudineau, H., Kouro, S., Perez, M.A., Meynard, T., 2017. Experimental validation of a single DC bus cascaded H-bridge multilevel inverter for multistring photovoltaic systems. IEEE Trans. Ind. Electron. 64 (2), 930–934. http://dx.doi.org/10.1109/TIE.2016.2619661.
- Gandomi, A.A., Saeidabadi, S., Hosseini, S.H., Babaei, E., Sabahi, M., 2015. Transformer-based inverter with reduced number of switches for renewable energy applications. IET Power Electron. 8, 1875–1884.
- Gao, F., 2016. An enhanced single phase step-up five-level inverter. IEEE Trans. Power Electron. 31 (12), 1. http://dx.doi.org/10.1109/TPEL.2016.2555934.
- Gateau, G., Meynard, T.A., Foch, H., 2001. Stacked multicell converter (SMC): Properties and design. In: PESC Record - IEEE Annual Power Electronics Specialists Conference. Vol. 3. pp. 1583–1588. http://dx.doi.org/10.1109/pesc. 2001.954345.
- Ge, B., Liu, Y., Abu-rub, H., Peng, F.Z., 2018. State-Of-Charge Balancing Control for A. Vol. 65. (3), pp. 2268–2279.
- Ghasemi, N., Zare, F., Boora, A.A., Ghosh, A., Langton, C., Blaabjerg, F., 2012. Harmonic elimination technique for a single-phase multilevel converter with unequal DC link voltage levels. IET Power Electron. 5 (8), 1418–1429. http: //dx.doi.org/10.1049/iet-pel.2011.0457.
- Ghat, M.B., Shukla, A., 2018. A new H-bridge hybrid modular converter (HBHMC) for HVDC application: Operating modes, control, and voltage balancing. IEEE Trans. Power Electron. 33 (8), 6537–6554. http://dx.doi.org/10.1109/TPEL. 2017.2751680.
- Gholizad, A., Farsadi, M., 2016. A novel state-of-charge balancing method using improved staircase modulation of multilevel inverters. IEEE Trans. Ind. Electron. 63 (10), 6107–6114. http://dx.doi.org/10.1109/TIE.2016.2580518.
- Gupta, K.K., Jain, S., 2012a. Theoretical analysis and experimental validation of a novel multilevel inverter topology for renewable energy interfacing applications. J. Renew. Sustain. Energy 4 (1), http://dx.doi.org/10.1063/1. 3683515.
- Gupta, K.K., Jain, S., 2012b. Topology for multilevel inverters to attain maximum number of levels from given DC sources. IET Power Electron. 5 (4), 435–446. http://dx.doi.org/10.1049/iet-pel.2011.0178.
- Gupta, K.K., Jain, S., 2013. Multilevel inverter topology based on series connected switched sources. IET Power Electron. 6 (1), 164–174. http://dx.doi.org/10. 1049/iet-pel.2012.0209.
- Gupta, K.K., Jain, S., 2014a. Comprehensive review of a recently proposed multilevel inverter. IET Power Electron. 7 (3), 467–479. http://dx.doi.org/10. 1049/iet-pel.2012.0438.
- Gupta, K.K., Jain, S., 2014b. A novel multilevel inverter based on switched dc sources. IEEE Trans. Ind. Electron. 61 (7), 3269–3278. http://dx.doi.org/10. 1109/TIE.2013.2282606.
- Gupta, K.K., Ranjan, A., Bhatnagar, P., Sahu, L.K., Jain, S., 2016. Multilevel inverter topologies with reduced device count: A review. IEEE Trans. Power Electron. 31 (1), 135–151. http://dx.doi.org/10.1109/TPEL.2015.2405012.
- Hagiwara, M., Nishimura, K., Akagi, H., 2010. A medium-voltage motor drive with a modular multilevel PWM inverter. IEEE Trans. Power Electron. 25 (7), 1786–1799. http://dx.doi.org/10.1109/TPEL.2010.2042303.
- Hammami, M., Grandi, G., 2017. A single-phase multilevel PV generation system with an improved ripple correlation control MPPT algorithm. Energies 10 (12), http://dx.doi.org/10.3390/en10122037.
- Hammond, P.W., 1997. A new approach to enhance power quality for medium voltage AC drives. IEEE Trans. Ind. Appl. 33 (1), 202–208. http://dx.doi.org/ 10.1109/28.567113.
- Hannan, M.A., Azidin, F.A., Mohamed, A., 2014. Hybrid electric vehicles and their challenges: A review. Renew. Sustain. Energy Rev. 29, 135–150. http: //dx.doi.org/10.1016/j.rser.2013.08.097.
- Hasan, M.M., Mekhilef, S., Ahmed, M., 2014. Three-phase hybrid multilevel inverter with less power electronic components using space vector modulation. IET Power Electron. 7, 1256–1265.
- Hinago, Y., Koizumi, H., 2009. A single phase multilevel inverter using switched series/parallel DC voltage sources. In: 2009 IEEE Energy Conversion Congress and Exposition. ECCE 2009, pp. 1962–1967. http://dx.doi.org/10.1109/ECCE. 2009.5316515.
- Hinago, Y., Koizumi, H., 2010. A single-phase multilevel inverter using switched series/parallel DC voltage sources. IEEE Trans. Ind. Electron. 57 (8), 2643–2650. http://dx.doi.org/10.1109/TIE.2009.2030204.
- Hinago, Y., Koizumi, H., 2012. A switched-capacitor inverter using series/parallel conversion with inductive load. IEEE Trans. Ind. Electron. 59 (2), 878–887. http://dx.doi.org/10.1109/TIE.2011.2158768.
- Hoon, Y., Radzi, M.A.M., Hassan, M.K., Mailah, N.F., 2018. Operation of threelevel inverter-based shunt active power filter under nonideal grid voltage conditions with dual fundamental component extraction. IEEE Trans. Power Electron. 33 (9), 7558–7570. http://dx.doi.org/10.1109/TPEL.2017.2766268.
- Ilves, K., Taffner, F., Norrga, S., Antonopoulos, A., Harnefors, L., Nee, H.-P., 2013. A submodule implementation for parallel connection of capacitors in modular multilevel converters. In: 2013 15th European Conference on Power Electronics and Applications. EPE, IEEE, pp. 1–10.

- Islam, M.R., Guo, Y., Zhu, J., 2014. A high-frequency link multilevel cascaded medium-voltage converter for direct grid integration of renewable energy systems. IEEE Trans. Power Electron. 29 (8), 4167–4182. http://dx.doi.org/10. 1109/TPEL.2013.2290313.
- Jacobson, B., Karlsson, P., Asplund, G., Harnefors, L., Jonsson, T., 2010. B4-110 CIGRE 2010 VSC-HVDC transmission with cascaded two-level converters Bjorn Jacobson, Patrik Karlsson, Gunnar Asplund, Lennart Harnefors, Tomas Jonsson converter topology and main circuit. CIGRÉ SC B4 Session 2010.
- Jinghua, Z., Zhengxi, L., 2008. Research on hybrid modulation strategies based on general hybrid topology of multilevel inverter. In: SPEEDAM 2008 - International Symposium on Power Electronics, Electrical Drives, Automation and Motion. pp. 784–788. http://dx.doi.org/10.1109/SPEEDHAM.2008.4581236.
- José, R., Franquelo, L.G., Samir, K., León, J.I., Portillo, R.C., Prats, M.Á.M., Pérez, M.A., 2009. Multilevel converters: An enabling technology for highpoer applications. Proc. IEEE 97 (11), 1786–1817. http://dx.doi.org/10.1109/ IPROC.2009.2030235.
- Joseph, A., Chelliah, T.R., 2018. A review of power electronic converters for variable speed pumped storage plants: Configurations, operational challenges, and future scopes. IEEE J. Emerg. Sel. Top. Power Electron. 6 (1), 103–119. http://dx.doi.org/10.1109/JESTPE.2017.2707397.
- Jung, J.J., Cui, S., Lee, J.H., Sul, S.K., 2017. A new topology of multilevel VSC converter for a hybrid HVDC transmission system. IEEE Trans. Power Electron. 32 (6), 4199–4209. http://dx.doi.org/10.1109/TPEL.2016.2598368.
- Kaarthik, R.S., Kumar, P.R., Gopakumar, K., Leon, J.I., Franquelo, L.G., 2015. A hybrid multilevel inverter scheme for induction motor drives and grid-tied applications using a single DC-link. In: 2015 IEEE International Conference on Industrial Technology. ICIT, IEEE, pp. 3010–3015.
- Kandasamy, K., Vilathgamuwa, M., Tseng, K.J., 2015. Inter-module state-of-charge balancing and fault-tolerant operation of cascaded H-bridge converter using multi-dimensional modulation for electric vehicle application. IET Power Electron. 8, 1912–1919.
- Kang, F.S., Park, S.J., Cho, S.E., Kim, C.U., Ise, T., 2005. Multilevel PWM inverters suitable for the use of stand-alone photovoltaic power systems. IEEE Trans. Energy Convers. 20 (4), 906–915. http://dx.doi.org/10.1109/TEC.2005.847956.
- Kang, F.S., Rhee, K.Y., Park, S.J., Moon, C.J., Ise, T., 2004. New approach for cascaded-transformers-based multilevel inverter with an efficient switching function. In: IECON Proceedings. Vol. 2. Industrial Electronics Conference, pp. 1805–1810. http://dx.doi.org/10.1109/iecon.2004.1431857.
- Kangarlu, M.F., Babaei, E., 2013. A generalized cascaded multilevel inverter using series connection of submultilevel inverters. IEEE Trans. Power Electron. 28 (2), 625–636. http://dx.doi.org/10.1109/TPEL.2012.2203339.
- Kartick, J.C., Sujit, B.K., Suparna, K.C., 2016. Dual reference phase shifted pulse width modulation technique for a N-level inverter based grid connected solar photovoltaic system. IET Renew. Power Gener. 10 (7), 928–935. http: //dx.doi.org/10.1049/iet-rpg.2015.0393.
- Kawabata, T., Kawabata, Y., Nishiyama, K., 1996. New configuration of highpower inverter drives. In: Proceedings of IEEE International Symposium on Industrial Electronics. IEEE, pp. 850–855.
- Khasim, S.R., Dhanamjayulu, C., Padmanaban, S., Holm-Nielsen, J.B., Mitolo, M., 2021. A novel asymmetrical 21-level inverter for solar PV energy system with reduced switch count. IEEE Access 9, 11761–11775. http://dx.doi.org/ 10.1109/ACCESS.2021.3051039.
- Khazraei, M., Sepahv, H., Corzine, K.A., Ferdowsi, M., 2012. Active capacitor voltage balancing in single-phase flying-capacitor multilevel power converters. IEEE Trans. Ind. Electron. 59 (2), 769–778. http://dx.doi.org/10.1109/TIE.2011. 2157290.
- Khomfoi, S., Aimsaard, C., 2009. A 5-level cascaded hybrid multilevel inverter for interfacing with renewable energy resources. In: 2009 6th International Conference on Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology. IEEE, pp. 284–287.
- Khounjahan, H., Banaei, M.R., Farakhor, A., 2015. A new low cost cascaded transformer multilevel inverter topology using minimum number of components with modified selective harmonic elimination modulation. Ain Shams Eng. J. 6 (1), 67–73. http://dx.doi.org/10.1016/j.asej.2014.08.005.
- Kiran Kumar, N., Sivakumar, K., 2015. A quad two-level inverter configuration for four-pole induction-motor drive with single DC link. IEEE Trans. Ind. Electron. 62 (1), 105–112. http://dx.doi.org/10.1109/TIE.2014.2327577.
- Kouro, S., Malinowski, M., Gopakumar, K., Pou, J., Franquelo, L.G., Wu, B., Rodriguez, J., Perez, M.A., Leon, J.I., 2010. Recent advances and industrial applications of multilevel converters. IEEE Trans. Ind. Electron. 57 (8), 2553–2580. http://dx.doi.org/10.1109/TIE.2010.2049719.
- Kouro, S., Rebolledo, J., Rodríguez, J., 2007. Reduced switching-frequencymodulation algorithm for high-power multilevel inverters. IEEE Trans. Ind. Electron. 54 (5), 2894–2901.
- Kumar, A., Verma, V., 2018. Performance enhancement of single-phase gridconnected PV system under partial shading using cascaded multilevel converter. IEEE Trans. Ind. Appl. 54 (3), 2665–2676. http://dx.doi.org/10. 1109/TIA.2017.2789238.

- Laali, S., Abbaszadeh, K., Lesani, H., 2010. A new algorithm to determine the magnitudes of dc voltage sources in asymmetric cascaded multilevel converters capable of using charge balance control methods. In: 2010 International Conference on Electrical Machines and Systems. ICEMS2010, pp. 56–61.
- Lai, Jih-Sheng, Peng, Fang Zheng, 1996. Multilevel converters-a new breed of power converters. IEEE Trans. Ind. Appl. 32 (3), 509–517. http://dx.doi.org/ 10.1109/28.502161.
- Lai, Y.S., Shyu, F.S., 2002. New topology for hybrid multilevel inverter. In: IEE Conference Publication. (487), pp. 211–216. http://dx.doi.org/10.1049/cp: 20020116.
- Lee, S.S., Sidorov, M., Idris, N.R.N., Heng, Y.E., 2018. A symmetrical cascaded compact-module multilevel inverter (CCM-mli) with pulsewidth modulation. IEEE Trans. Ind. Electron. 65 (6), 4631–4639. http://dx.doi.org/10.1109/TIE. 2017.2772209.
- Liu, J., Cheng, K.W.E., Ye, Y., 2014. A cascaded multilevel inverter based on switched-capacitor for high-frequency AC power distribution system. IEEE Trans. Power Electron. 29 (8), 4219–4230. http://dx.doi.org/10.1109/TPEL. 2013.2291514.
- Liu, Yu, Huang, A.Q., Song, Wenchao, Bhattacharya, S., Tan, Guojun, 2009. Smallsignal model-based control strategy for balancing individual DC capacitor voltages in cascade multilevel inverter-based STATCOM. IEEE Trans. Ind. Electron. 56 (6), 2259–2269. http://dx.doi.org/10.1109/TIE.2009.2017101.
- Liu, H., Tolbert, L.M., Khomfoi, S., Ozpineci, B., Du, Z., 2008. Hybrid cascaded multilevel inverter with PWM control method. In: PESC Record - IEEE Annual Power Electronics Specialists Conference. pp. 162–166. http://dx.doi.org/10. 1109/PESC.2008.4591918.
- Liu, J., Wu, J., Zeng, J., Guo, H., 2017. A novel nine-level inverter employing one voltage source and reduced components as high-frequency AC power source. IEEE Trans. Power Electron. 32 (4), 2939–2947. http://dx.doi.org/10. 1109/TPEL.2016.2582206.
- Lu, Z.G., Zhao, L.L., Zhu, W.P., Wu, C.J., Qin, Y.S., 2013. Research on cascaded three-phase-bridge multilevel converter based on CPS-PWM. IET Power Electron. 6, 1088–1099.
- Lund, R., Manjrekar, M.D., Steimer, P., Lipo, T.A., 1999. Control strategies for a hybrid seven-level inverter. In: Proceedings of the European Power Electronic Conference.
- Ma, K., Blaabjerg, F., Liserre, M., 2013. Thermal analysis of multilevel gridside converters for 10-MW wind turbines under low-voltage ride through. IEEE Trans. Ind. Appl. 49 (2), 909–921. http://dx.doi.org/10.1109/TIA.2013. 2240643.
- Malinowski, M., Gopakumar, K., Rodriguez, J., Perez, M.A., 2010. A survey on cascaded multilevel inverters. IEEE Trans. Ind. Electron. 57 (7), 2197–2206. http://dx.doi.org/10.1109/TIE.2009.2030767.
- Manjrekar, M., Lipo, T., 1998. Hybrid multilevel inverter topology for drive applications. In: Conference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC. Vol. 2. (c), pp. 523–529. http://dx.doi. org/10.1109/apec.1998.653825.
- Manjrekar, M.D., Steimer, P.K., Lipo, T.A., 2000. Hybrid multilevel power conversion system: a competitive solution for high-power applications. IEEE Trans. Ind. Appl. 36 (3), 834–841. http://dx.doi.org/10.1109/28.845059.
- Manoharan, M.S., Ahmed, A., Park, J., Member, S., 2017. A PV Power Conditioning System Using Asymmetric Multilevel Inverter With Hybrid Control Scheme and Reduced Leakage Current. Vol. 32. (10), pp. 7602–7614. http://dx.doi. org/10.1109/TPEL.2016.2632864.
- McGrath, B.P., Holmes, D.G., 2009. Analytical determination of the capacitor voltage balancing dynamics for three-phase flying capacitor converters. IEEE Trans. Ind. Appl. 45 (4), 1425–1433. http://dx.doi.org/10.1109/TIA.2009. 2023480.
- Meynard, T.A., Foch, H., 1992. Multi-level conversion: high voltage choppers and voltage-source inverters. In: PESC '92 Record. 23rd Annual IEEE Power Electronics Specialists Conference. IEEE, pp. 397–403.
- Moeini, A., Iman-Eini, H., Bakhshizadeh, M., 2014. Selective harmonic mitigationpulse-width modulation technique with variable DC-link voltages in single and three-phase cascaded H-bridge inverters. IET Power Electron. 7, 924–932.
- Mohamed, I.S., Zaid, S.A., Abu-Elyazeed, M.F., Elsayed, H.M., 2013. Classical methods and model predictive control of three-phase inverter with output LC filter for UPS applications. In: 2013 International Conference on Control, Decision and Information Technologies. CoDIT 2013, (1), pp. 483–488. http: //dx.doi.org/10.1109/CoDIT.2013.6689592.
- Mohamed Ali, JS., Krishnasamy, V., 2019. Compact switched capacitor multilevel inverter (CSCMLI) with self-voltage balancing and boosting ability. IEEE Trans. Power Electron. 34 (5), 4009–4013. http://dx.doi.org/10.1109/TPEL. 2018.2871378.
- Mohammadalibeigy, L, Azli, N.A., 2014. A new symmetric multilevel inverter structure with less number of power switches. In: 2014 IEEE Conference on Energy Conversion. CENCON 2014, pp. 321–324. http://dx.doi.org/10.1109/ CENCON.2014.6967523.
- Mokhberdoran, A., Ajami, A., 2014. Symmetric and asymmetric design and implementation of new cascaded multilevel inverter topology. IEEE Trans. Power Electron. 29 (12), 6712–6724. http://dx.doi.org/10.1109/TPEL.2014. 2302873.

- Morales, M., Quintero, J., Conejeros, R., Aroca, G., 2015. Life cycle assessment of lignocellulosic bioethanol: Environmental impacts and energy balance. Renew. Sustain. Energy Rev. 42, 1349–1361. http://dx.doi.org/10.1016/j.rser. 2014.10.097.
- Mudadla, D., Sandeep, N., Rao, G.R., 2015. Novel asymmetrical multilevel inverter topology with reduced number of switches for photovoltaic applications. In: 4th IEEE Sponsored International Conference on Computation of Power, Energy, Information and Communication. ICCPEIC 2015, pp. 123–128. http: //dx.doi.org/10.1109/ICCPEIC.2015.7259452.
- Mueller, O.M., Gran, R.J., 1998. Reducing switching losses in series connected bridge inverters and amplifiers.
- Mueller, O.M., Park, J.N., 1994. Quasi-linear IGBT inverter topologies. In: Conference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC. Vol. 1. (11), pp. 253–259. http://dx.doi.org/10.1109/apec. 1994.316391.
- Muneshima, M., Zhang, H., Tokunaga, S., Urushibata, S., Kodama, T., Nomura, M., 2011. A new boost type cascaded inverter with single DC source. In: 8th International Conference on Power Electronics - ECCE Asia: 'Green World with Power Electronics'. ICPE 2011-ECCE Asia, pp. 1719–1725. http://dx.doi. org/10.1109/ICPE.2011.5944458, (type I).
- Nabae, A., Takahashi, I., Akagi, H., 1981. A new neutral-point-clamped PWM inverter. IEEE Trans. Ind. Appl. IA- 17 (5), 518–523. http://dx.doi.org/10.1109/ TIA.1981.4503992.
- Najafi, E., Yatim, A.H.M., 2012. Design and implementation of a new multilevel inverter topology. IEEE Trans. Ind. Electron. 59 (11), 4148–4154. http://dx. doi.org/10.1109/TIE.2011.2176691.
- Najjar, M., Moeini, A., Bakhshizadeh, M.K., Blaabjerg, F., Farhangi, S., 2016. Optimal selective harmonic mitigation technique on variable DC link cascaded H-bridge converter to meet power quality standards. IEEE J. Emerg. Sel. Top. Power Electron. 4 (3), 1107–1116. http://dx.doi.org/10.1109/JESTPE. 2016.2555995.
- Nami, A., Liang, J., Dijkhuizen, F., Demetriades, G.D., 2015. Modular multilevel converters for HVDC applications: Review on converter cells and functionalities. IEEE Trans. Power Electron. 30 (1), 18–36. http://dx.doi.org/10.1109/ TPEL.2014.2327641.
- Nami, A., Zare, F., Ghosh, A., Blaabjerg, F., 2011. A hybrid cascade converter topology with series-connected symmetrical and asymmetrical diode-clamped H-bridge cells. IEEE Trans. Power Electron. 26 (1), 51–65. http://dx.doi.org/ 10.1109/TPEL.2009.2031115.
- Ng, C.H., Parker, M.A., Ran, Li., Tavner, P.J., Bumby, J.R., Spooner, E., 2008. A multilevel modular converter for a large, light weight wind turbine generator. IEEE Trans. Power Electron. 23 (3), 1062–1074. http://dx.doi.org/ 10.1109/TPEL.2008.921191.
- Nguyen, T.K.T., Van, Nguyen N., Prasad, N.R.R., 2016. Eliminated common-mode voltage pulsewidth modulation to reduce output current ripple for multilevel inverters. IEEE Trans. Power Electron. 31 (8), 5952–5966. http://dx.doi.org/ 10.1109/TPEL.2015.2489560.
- Odeh, C.I., Obe, E.S., Ojo, O., 2016. Topology for cascaded multilevel inverter. IET Power Electron. 9 (5), 921–929. http://dx.doi.org/10.1049/iet-pel.2015.0375.
- Ounejjar, Y., Al-Haddad, K., Grégoire, L.A., 2011. Packed u cells multilevel converter topology: Theoretical study and experimental validation. IEEE Trans. Ind. Electron. 58 (4), 1294–1306. http://dx.doi.org/10.1109/TIE.2010.2050412.
- Panda, K.P., An, A., Bana, P.R., Panda, G., 2018. Novel PWM control with modified PSO-MPPT algorithm for reduced switch MLI based standalone PV system. Int. J. Emerg. Electric Power Syst. 19 (5), 1–17. http://dx.doi.org/10.1515/ ijeeps-2018-0023.
- Panda, A.K., Suresh, Y., 2012. Research on cascade multilevel inverter with single DC source by using three-phase transformers. Int. J. Electr. Power Energy Syst. 40 (1), 9–20. http://dx.doi.org/10.1016/j.ijepes.2011.12.012.
- Patra, M., Majumder, M.G., Das, B., Chakraborty, A., Kasari, P.R., 2018. A new modular multilevel converter topology with reduced number of power electronic components. In: Proceedings of 2017 International Conference on Innovations in Information, Embedded and Communication Systems. ICIIECS 2017, pp. 1–5. http://dx.doi.org/10.1109/ICIIECS.2017.8276126, 2018-Janua(2).
- Pereda, J., Dixon, J., 2011. High-frequency link: A solution for using only one DC source in asymmetric cascaded multilevel inverters. IEEE Trans. Ind. Electron. 58 (9), 3884–3892. http://dx.doi.org/10.1109/TIE.2010.2103532.
- Pereda, J., Dixon, J., 2012. 23-Level inverter for electric vehicles using a single battery pack and series active filters. IEEE Trans. Veh. Technol. 61 (3), 1043–1051. http://dx.doi.org/10.1109/TVT.2012.2186599.
- Pimentel, S.P., Martinez, R.M.M., Pomilio, J.A., 2009. Single-phase distributed generation system based on asymmetrical cascaded multilevel inverter. In: 2009 Brazilian Power Electronics Conference. pp. 346–353. http://dx.doi.org/ 10.1109/COBEP.2009.5347655, COBEP2009.
- Prabaharan, N., Palanisamy, K., 2017. A comprehensive review on reduced switch multilevel inverter topologies, modulation techniques and applications. Renew. Sustain. Energy Rev. 76 (March), 1248–1282. http://dx.doi.org/10.1016/ j.rser.2017.03.121.

- Prasad, D., Dhanamjayulu, C., Padmanaban, S., Holm-Nielsen, J.B., Blaabjerg, F., Khasim, S.R., 2021. Design and implementation of 31-level asymmetrical inverter with reduced components. IEEE Access 9, 22788–22803. http://dx. doi.org/10.1109/ACCESS.2021.3055368.
- Priya, M., Ponnambalam, P., Muralikumar, K., 2019. Modular-multilevel converter topologies and applications – a review. IET Power Electron. 12, 170–183.
- Pronin, M.V., Shonin, O.B., Vorontsov, A.G., Gogolev, G.A., 2012. Features of a drive system for pump-storage plant applications based on the use of double-fed induction machine with a multistage-multilevel frequency converter. In: 15th International Power Electronics and Motion Control Conference and Exposition. EPE-PEMC 2012 ECCE Europe, pp. 1–8. http: //dx.doi.org/10.1109/EPEPEMC.2012.6397208.
- Qi, C., Tu, P., Wang, P., Zagrodnik, M.A., 2016. Random nearest level modulation strategy of multilevel cascaded H-bridge inverters. IET Power Electron. 9, 2706–2713.
- Rabinovici, R., Baimel, D., Tomasik, J., Zuckerberger, A., 2013. Thirteen-level cascaded H-bridge inverter operated by generic phase shifted pulse-width modulation. IET Power Electron. 6, 1516–1529.
- Rahman, S., Meraj, M., Iqbal, A., Ben-Brahim, L., 2019. Novel voltage balancing algorithm for single-phase cascaded multilevel inverter for post-module failure operation in solar photovoltaic applications. IET Renew. Power Gener. 13, 427–437.
- Rajeevan, P.P., Sivakumar, K., Patel, C., Gopakumar, K., Haitham, A.R., 2011. A hybrid nine-level inverter for im drive. In: Proceedings - ISIE 2011: 2011 IEEE International Symposium on Industrial Electronics. pp. 65–70. http: //dx.doi.org/10.1109/ISIE.2011.5984134.
- Raju, M.N., Sreedevi, J., Mandi, R.P., Meera, K.S., 2019. Modular multilevel converters technology: A comprehensive study on its topologies, modelling, control and applications. IET Power Electron. 12 (2), 149–169. http://dx.doi. org/10.1049/iet-pel.2018.5734.
- Rech, C., Pinheiro, J.R., 2007. Hybrid multilevel converters: Unified analysis and design considerations. IEEE Trans. Ind. Electron. 54 (2), 1092–1104. http://dx.doi.org/10.1109/TIE.2007.892255.
- Reddi Khasim, S., Dhanamjayulu, C., 2021. Selection parameters and synthesis of multi-input converters for electric vehicles: An overview. Renew. Sustain. Energy Rev. 141 (2020), http://dx.doi.org/10.1016/j.rser.2021.110804.
- Reddy, B.D., Anish, N.K., Selvan, M.P., Moorthi, S., 2015. Embedded control of n-level DC-DC-AC inverter. IEEE Trans. Power Electron. 30 (7), 3703–3711. http://dx.doi.org/10.1109/TPEL.2014.2341245.
- Rodriguez, J., Bernet, S., Wu, B., Pontt, J.O., Kouro, S., 2007. Multilevel voltagesource-converter topologies for industrial medium-voltage drives. IEEE Trans. Ind. Electron. 54 (6), 2930–2945. http://dx.doi.org/10.1109/TIE.2007.907044.
- Rodríguez, J., Lai, J.S., Peng, F.Z., 2002. Multilevel inverters: A survey of topologies, controls, and applications. IEEE Trans. Ind. Electron. 49 (4), 724–738. http://dx.doi.org/10.1109/TIE.2002.801052.
- Ronanki, D., Williamson, S.S., 2018. Modular multilevel converters for transportation electrification: Challenges and opportunities. IEEE Trans. Transp. Electrif. 4 (2), 399–407. http://dx.doi.org/10.1109/TTE.2018.2792330.
- Rotella, M., Peñailillo, G., Pereda, J., Dixon, J., 2009. PWM method to eliminate power sources in a nonredundant 27-level inverter for machine drive applications. IEEE Trans. Ind. Electron. 56 (1), 194–201. http://dx.doi.org/10. 1109/TIE.2008.927233.
- Ruiz-Caballero, D.A., Ramos-Astudillo, R.M., Mussa, S.A., Heldwein, M.L., 2010. Symmetrical hybrid multilevel DCAC converters with reduced number of insulated DC supplies. IEEE Trans. Ind. Electron. 57 (7), 2307–2314. http: //dx.doi.org/10.1109/TIE.2009.2036636.
- Sabate, J., Garces, L.J., Szczesny, P.M., Li, Qiming, Wirth, W.F., 2004. High-power high-fidelity switching amplifier driving gradient coils for MRI systems. In: 2004 IEEE 35th Annual Power Electronics Specialists Conference. IEEE Cat. No. 04CH37551, IEEE, pp. 261–266.
- Saeedifard, M., Barbosa, P.M., Steimer, P.K., 2012. Operation and control of a hybrid seven-level converter. IEEE Trans. Power Electron. 27 (2), 652–660. http://dx.doi.org/10.1109/TPEL.2011.2158114.
- Sahoo, S.K., Bhattacharya, T., 2018. Phase-shifted carrier-based synchronized sinusoidal PWM techniques for a cascaded H-bridge multilevel inverter. IEEE Trans. Power Electron. 33 (1), 513–524. http://dx.doi.org/10.1109/TPEL.2017. 2669084.
- Sajith, P.C., Sunitha, K., 2014. Asymmetrical cascaded 15-level inverter using single DC-source. In: 2014 Annual International Conference on Emerging Research Areas: Magnetics, Machines and Drives, AICERA/ICMMD 2014 -Proceedings 2014. http://dx.doi.org/10.1109/AICERA.2014.6908214.
- Salem, A., Ahmed, E.M., Orabi, M., Ahmed, M., 2015. New three-phase symmetrical multilevel voltage source inverter. IEEE J. Emerg. Sel. Top. Circuits Syst. 5 (3), 430–442. http://dx.doi.org/10.1109/JETCAS.2015.2462173.
- Samadaei, E., Gholamian, S.A., Sheikholeslami, A., Adabi, J., 2016. An envelope type (E-type) module: Asymmetric multilevel inverters with reduced components. IEEE Trans. Ind. Electron. 63 (11), 7148–7156. http://dx.doi.org/10. 1109/TIE.2016.2520913.
- Samadaei, E., Sheikholeslami, A., Gholamian, S.A., Adabi, J., 2018. A square T-type (ST-type) module for asymmetrical multilevel inverters. IEEE Trans. Power Electron. 33 (2), 987–996. http://dx.doi.org/10.1109/TPEL.2017.2675381.

- Sanjeevan, A.R., Kaarthik, R.S., Gopakumar, K., Rajeevan, P.P., Leon, J.I., Franquelo, L.G., 2016. Reduced common-mode voltage operation of a new seven-level hybrid multilevel inverter topology with a single DC voltage source. IET Power Electron. 9, 519–528.
- Sarbanzadeh, M., Babaei, E., Hosseinzadeh, M.A., Cecati, C., 2016. A new sub-multilevel inverter with reduced number of components. In: IECON Proceedings. Industrial Electronics Conference, pp. 3166–3171. http://dx.doi. org/10.1109/IECON.2016.7793087.
- Sarbanzadeh, M., Hosseinzadeh, M.A., Babaei, E., Rivera, M., Wheeler, P., 2019. A new basic unit for symmetric and asymmetric cascaded multilevel inverters with reduced power electronic devices. In: IEEE International Symposium on Industrial Electronics. pp. 2623–2628. http://dx.doi.org/10.1109/ISIE.2019. 8781476, 2019- June.
- Sé, Daher, Schmid, J., Antunes, FLM., 2008. Multilevel inverter topologies for stand-alone PV systems. IEEE Trans. Ind. Electron. 55 (7), 2703–2712. http: //dx.doi.org/10.1109/TIE.2008.922601.
- Selvamuthukumaran, R., Garg, A., Gupta, R., 2015. Hybrid multicarrier modulation to reduce leakage current in a transformerless cascaded multilevel inverter for photovoltaic systems. IEEE Trans. Power Electron. 30 (4), 1779–1783. http://dx.doi.org/10.1109/TPEL.2014.2345501.
- Sepahv, H., Liao, J., Ferdowsi, M., Corzine, K.A., 2013. Capacitor voltage regulation in single-DC-source cascaded H-bridge multilevel converters using phaseshift modulation. IEEE Trans. Ind. Electron. 60 (9), 3619–3626. http://dx.doi. org/10.1109/TIE.2012.2206335.
- Sharma, R., Das, A., 2019. Enhanced active power balancing capability of gridconnected solar PV fed cascaded H-bridge converter. IEEE J. Emerg. Sel. Top. Power Electron. 7 (4), 2281–2291. http://dx.doi.org/10.1109/JESTPE. 2019.2890984.
- Shen, M., Joseph, A., Wang, J., Peng, F.Z., Adams, D.J., 2007. Comparison of traditional inverters and Z-source inverter for fuel cell vehicles. IEEE Trans. Power Electron. 22 (4), 1453–1463. http://dx.doi.org/10.1109/TPEL.2007.900505.
- Shu, Z., Lin, H., Ziwei, Z., Yin, X., Zhou, Q., 2017. Specific order harmonics compensation algorithm and digital implementation for multi-level active power filter. IET Power Electron. 10, 525–535.
- Singh, J., Dahiya, R., Saini, L.M., 2018. Recent research on transformer based single DC source multilevel inverter: A review. Renew. Sustain. Energy Rev. 82 (October), 3207–3224. http://dx.doi.org/10.1016/j.rser.2017.10.023.
- Song, S.G., Kang, F.S., Park, S.J., 2009. Cascaded multilevel inverter employing three-phase transformers and single DC input. IEEE Trans. Ind. Electron. 56 (6), 2005–2014. http://dx.doi.org/10.1109/TIE.2009.2013846.
- Sonti, V., Jain, S., Bhattacharya, S., 2017. Analysis of the modulation strategy for the minimization of the leakage current in the PV grid-connected cascaded multilevel inverter. IEEE Trans. Power Electron. 32 (2), 1156–1169. http: //dx.doi.org/10.1109/TPEL.2016.2550206.
- Soon, Kang F., 2009. A modified cascade transformer-based multilevel inverter and its efficient switching function. Electr. Power Syst. Res. 79 (12), 1648–1654. http://dx.doi.org/10.1016/j.epsr.2009.07.001.
- Soto, D., Green, T.C., 2002. A comparison of high-power converter topologies for the implementation of FACTS controllers. IEEE Trans. Ind. Electron. 49 (5), 1072–1080. http://dx.doi.org/10.1109/TIE.2002.803217.
- Soto, D., Peña, R., Reyes, L., Vasquez, M., 2003. A novel cascaded multilevel converter with a single non-isolated DC link. In: PESC Record - IEEE Annual Power Electronics Specialists Conference. Vol. 4. pp. 1627–1632. http://dx. doi.org/10.1109/pesc.2003.1217701.
- Stynski, S., San-Sebastian, J., Malinowski, M., Etxeberria-Otadui, I., 2009. Analysis of multilevel PWM converter based on FLC modules for an AC traction application. In: 2009 IEEE International Conference on Industrial Technology. IEEE, pp. 1–6.
- Su, G.J., 2004. Multilevel DC link inverter. In: Conference Record IAS Annual Meeting. Vol. 2. IEEE Industry Applications Society, pp. 806–812. http://dx. doi.org/10.1109/ias.2004.1348506.
- Sun, D., Ge, B., Liang, W., Abu-Rub, H., Peng, F.Z., 2015. An energy stored quasiz-source cascade multilevel inverter-based photovoltaic power generation system. IEEE Trans. Ind. Electron. 62 (9), 5458–5467. http://dx.doi.org/10. 1109/TIE.2015.2407853.
- Sun, X., Wang, B., Zhou, Y., Wang, W., Du, H., Lu, Z., 2016. A single DC source cascaded seven-level inverter integrating switched-capacitor techniques. IEEE Trans. Ind. Electron. 63 (11), 7184–7194. http://dx.doi.org/10.1109/TIE.2016. 2557317.
- Surendra Babu, N.N.V., Fernandes, B.G., 2014. Cascaded two-level inverter-based multilevel STATCOM for high-power applications. IEEE Trans. Power Deliv. 29 (3), 993–1001. http://dx.doi.org/10.1109/TPWRD.2014.2305692.
- Suresh, Y., Panda, A.K., 2010. Performance of cascade multilevel H-bridge inverter with single DC source by employing low frequency three-phase transformers. In: IECON 2010-36th Annual Conference on IEEE Industrial Electronics Society. IEEE, pp. 1981–1986.
- Suresh, Y., Panda, A.K., 2016. Investigation on stacked cascade multilevel inverter by employing single-phase transformers, engineering science and technology. Int. J. 19 (2), 894–903. http://dx.doi.org/10.1016/j.jestch.2015.11.008.

- Suresh, Y., Panda, A.K., Mahesh, M., 2010. An improved performance of cascaded multilevel inverter with single DC source by employing three-phase transformers. In: 2010 9th International Power and Energy Conference. IPEC 2010, pp. 1088–1093. http://dx.doi.org/10.1109/IPECON.2010.5696978.
- Thamizharasan, S., Baskaran, J., Ramkumar, S., Jeevananthan, S., 2014. Crossswitched multilevel inverter using auxiliary reverse-connected voltage sources. IET Power Electron. 7, 1519–1526.
- Tsang, K.M., Chan, W.L., 2014. Single DC source three-phase multilevel inverter using reduced number of switches. IET Power Electron. 7, 775–783.
- Vahedi, H., Al-Haddad, K., 2016a. PUC5 inverter a promising topology for single-phase and three-phase applications. In: IECON Proceedings. Industrial Electronics Conference, pp. 6522–6527. http://dx.doi.org/10.1109/IECON. 2016.7793810.
- Vahedi, H., Al-Haddad, K., 2016b. Real-time implementation of a seven-level packed U-cell inverter with a low-switching-frequency voltage regulator. IEEE Trans. Power Electron. 31 (8), 5967–5973. http://dx.doi.org/10.1109/ TPEL.2015.2490221.
- Vahedi, H., Al-Haddad, K., Ounejjar, Y., Addoweesh, K., 2013. Crossover switches cell (CSC): A new multilevel inverter topology with maximum voltage levels and minimum DC sources. In: IECON Proceedings. Industrial Electronics Conference, pp. 54–59. http://dx.doi.org/10.1109/IECON.2013.6699111.
- Vahedi, H., Labbe, P.-A., Al-Haddad, K., 2015. Sensor-less five-level packed U-cell inverter operating in stand-alone and grid-connected modes. IEEE Trans. Ind. Inform. 12 (1), 1. http://dx.doi.org/10.1109/TII.2015.2491260.
- Vahedi, H., Sharifzadeh, M., Al-Haddad, K., 2018. Modified seven-level pack U-cell inverter for photovoltaic applications. IEEE J. Emerg. Sel. Top. Power Electron. 6 (3), 1508–1516. http://dx.doi.org/10.1109/JESTPE.2018.2821663.
- Van, Ng N., Tu, T.N.K., Thanh, H.Q., Lee, H.H., 2014. A reduced switching loss PWM strategy to eliminate common mode voltage in multilevel inverters. In: 2014 IEEE Energy Conversion Congress and Exposition. Vol. 30. ECCE 2014, (10), pp. 219–226. http://dx.doi.org/10.1109/ECCE.2014.6953397.
- Varschavsky, A., Dixon, J., Rotella, M., Moran, L., 2010. Cascaded nine-level inverter for hybrid-series active power filter, using industrial controller. IEEE Trans. Ind. Electron. 57 (8), 2761–2767. http://dx.doi.org/10.1109/TIE.2009. 2034185.
- Venkataramanaiah, J., Suresh, Y., Panda, A.K., 2017. A review on symmetric, asymmetric, hybrid and single DC sources based multilevel inverter topologies. Renew. Sustain. Energy Rev. 76 (March), 788–812. http://dx.doi.org/10. 1016/j.rser.2017.03.066.
- Vijeh, M., Rezanejad, M., Samadaei, E., Bertilsson, K., 2019. A general review of multilevel inverters based on main submodules: Structural point of view. IEEE Trans. Power Electron. 34 (10), 9479–9502. http://dx.doi.org/10.1109/ TPEL.2018.2890649.
- Vijeh, M., Samadaei, E., Rezanejad, M., Vahedi, H., Al-Haddad, K., 2016. Design and implementation of a new three source topology of multilevel inverters with reduced number of switches. In: IECON Proceedings. Industrial Electronics Conference, pp. 6500–6505. http://dx.doi.org/10.1109/IECON.2016. 7793762.
- Viju Nair, R., Arun Rahul, S., Pramanick, S., Gopakumar, K., Franquelo, L.G., 2017. Novel symmetric six-phase induction motor drive using stacked multilevel inverters with a single DC link and neutral point voltage balancing. IEEE Trans. Ind. Electron. 64 (4), 2663–2670. http://dx.doi.org/10.1109/TIE.2016. 2637884.

- Vizheh, M., Rezanejad, M., Samadaei, E., 2016. New asymmetrical commutation cell for multilevel inverters with reduced number of components. In: 7th Power Electronics, Drive Systems and Technologies Conference. PEDSTC 2016, (Pedstc), pp. 153–158. http://dx.doi.org/10.1109/PEDSTC.2016.7556854.
- Vodyakho, O., Hackstein, D., Steimel, A., Kim, T., 2008. Novel direct currentspace-vector control for shunt active power filters based on three-level inverters. In: Conference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC. Vol. 23. (4), pp. 1868–1873. http://dx. doi.org/10.1109/APEC.2008.4522981.
- Waltrich, G., Barbi, I., 2010. Three-phase cascaded multilevel inverter using power cells with two inverter legs in series. IEEE Trans. Ind. Electron. 57 (8), 2605–2612. http://dx.doi.org/10.1109/TIE.2010.2043040.
- Wang, S., Teodorescu, R., Mathe, L., Schaltz, E., Dan Burlacu, P., 2016. State of charge balancing control of a multi-functional battery energy storage system based on a 11-level cascaded multilevel PWM converter. In: Joint International Conference - ACEMP 2015: Aegean Conference on Electrical Machines and Power Electronics, OPTIM 2015: Optimization of Electrical and Electronic Equipment and ELECTROMOTION 2015: International Symposium on Advanced Electromechanical Moti. pp. 336–342. http://dx.doi.org/10. 1109/OPTIM.2015.7427002.
- Wang, K., Xu, L., Zheng, Z., Li, Y., 2014. Capacitor voltage balancing of a five-level ANPC converter using phase-shifted PWM. IEEE Trans. Power Electron. 30 (3), 1147–1156. http://dx.doi.org/10.1109/TPEL.2014.2320985.
- Xiao, B., Hang, L., Mei, J., Riley, C., Tolbert, L.M., Ozpineci, B., 2015. Modular cascaded H-bridge multilevel PV inverter with distributed MPPT for gridconnected applications. IEEE Trans. Ind. Appl. 51 (2), 1722–1731. http://dx. doi.org/10.1109/TIA.2014.2354396.
- Ye, Y., Cheng, K.W.E., Liu, J., Ding, K., 2014. A step-up switched-capacitor multilevel inverter with self-voltage balancing. IEEE Trans. Ind. Electron. 61 (12), 6672–6680. http://dx.doi.org/10.1109/TIE.2014.2314052.
- Young, C., Chu, N., Chen, L.-R., Hsiao, Y.-C., Li, C.-Z., 2013. A single-phase multilevel inverter with battery balancing. IEEE Trans. Ind. Electron. 60 (5), 1972–1978. http://dx.doi.org/10.1109/TIE.2012.2207656.
- Zamiri, E., Vosoughi, N., Hosseini, S.H., Barzegarkhoo, R., Sabahi, M., 2016. A new cascaded switched-capacitor multilevel inverter based on improved series-parallel conversion with less number of components. IEEE Trans. Ind. Electron. 63 (6), 3582–3594. http://dx.doi.org/10.1109/TIE.2016.2529563.
- Zeng, F.P., Tan, G.H., Wang, J.Z., Ji, Y.C., 2010. Novel single-phase five-level voltage-source inverter for the shunt active power filter. IET Power Electron. 3 (4), 480-489. http://dx.doi.org/10.1049/iet-pel.2007.0395.
- Zhang, L., Sun, K., Gu, M., Xu, D., Gu, Y., 2018a. A capacitor voltage balancing control method for five-level full-bridge grid-tied inverters without splitcapacitor voltage sampling. IEEE J. Emerg. Sel. Top. Power Electron. 6 (4), 2042–2052. http://dx.doi.org/10.1109/JESTPE.2017.2785819.
- Zhang, X., Zhao, T., Mao, W., Tan, D., Chang, L., 2018b. Multilevel inverters for grid-connected photovoltaic applications: Examining emerging trends. IEEE Power Electron. Mag. 5 (4), 32–41. http://dx.doi.org/10.1109/MPEL.2018. 2874509.
- Zhang, J., Zou, Y., Zhang, X., Ding, K., 2001. Study on a modified multilevel cascade inverter with hybrid modulation. In: Proceedings of the International Conference on Power Electronics and Drive Systems. Vol. 1. pp. 379–383. http://dx.doi.org/10.1109/peds.2001.975343.