Show simple item record

AuthorSiddique, Marif Daula
AuthorIqbal, Atif
AuthorAl-Hitmi, Mohammed
Available date2022-03-31T08:05:51Z
Publication Date2020
Publication NameIECON Proceedings (Industrial Electronics Conference)
ResourceScopus
Identifierhttp://dx.doi.org/10.1109/IECON43393.2020.9255108
URIhttp://hdl.handle.net/10576/29124
AbstractThis paper aims to improve the power and voltage quality of a new multilevel inverter which contains a smaller number of switches in the specified voltage levels. The single phase of the proposed inverter includes 8 electronic power devices with three dc voltage sources for the seven-level waveforms. Selective harmonic elimination (SHE) technique has been used for the dominant harmonic elimination. The results of the proposed structure with traditional topologies and similar topologies show that, in terms of switch number, driver number, and the total blocking voltage, the proposed structure was superior to the previous versions. This topology is studied by simulations in the environment of PLECS.
SponsorThis publication was made possible by Qatar University-Marubeni Concept to Prototype Development Research grant # [M-CTP-CENG-2020-2] from the Qatar University. The statements made herein are solely the responsibility of the authors.
Languageen
PublisherIEEE Computer Society
Subjectmultilevel inverter
power switches
reduced switched count
SHEPWM
TitleA New Seven-Level Inverter Topology with Reduced Switch Number
TypeConference Paper
Pagination3285-3290
Volume Number2020-October
dc.accessType Abstract Only


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record