An improved asymmetrical multilevel inverter topology with reduced semiconductor device count
Author | Sarwer, Zeeshan |
Author | Siddique, Marif Daula |
Author | Iqbal, Atif |
Author | Sarwar, A. |
Author | Mekhilef, Saad |
Available date | 2022-03-31T08:05:50Z |
Publication Date | 2020 |
Publication Name | International Transactions on Electrical Energy Systems |
Resource | Scopus |
Identifier | http://dx.doi.org/10.1002/2050-7038.12587 |
Abstract | Background: Multilevel Inverters have become a viable alternative to two-level inverters because of their superior power quality, however, the increase in number of switches with their corresponding voltage stress, and dc voltage sources are the major factors for higher number of levels. Aim: This paper proposes a modified and improved asymmetrical multilevel inverter with 15 output voltage levels. Materials and Methods: The distinguishing feature of the proposed topology is the reduced number of switches as compared to recently introduced topologies having the same number of levels. As the number of devices has a direct relation to the cost of the inverter, therefore, reducing the devices will decrease the cost and makes the system more reliable for use in potential applications. The three different extensions of the proposed circuit is also discussed in the paper. Nearest level control technique is used as a modulation strategy to control the output voltage of the proposed topology. Results and Discussion: The proposed Multilevel Inverter (MLI) has been simulated in MATLAB/SIMULINK environment. The THD analysis is also shown in the paper. Experimental results have been presented and discussed to validate the obtained simulation results. Power Loss analysis of the converter is also provided. It is done with the help of PLECS software. Conclusion: The presented topology have lesser value of total standing voltage (TSV) and at the same time, there is no requirement of an H-bridge in the structure to achieve polarity reversal for the desired levels. |
Sponsor | The authors would like to thank Universiti Malaya, Malaysia, for providing financial support under the research grant Impact Oriented Interdisciplinary Research Grant (IIRG): IIRG011A?2019, Ministry of Higher Education, Malaysia under Fundamental Research Grant Scheme (FRGS): FP019?2018A and Ministry of International Trade and Industry (MITI), Malaysia through MIDF under High Value?Added and Complex Product Development and Market Program: GA016?2019. |
Language | en |
Publisher | John Wiley and Sons Ltd |
Subject | asymmetrical MLI multilevel inverter PWM technique reduce switch count |
Type | Article |
Issue Number | 11 |
Volume Number | 30 |
Files in this item
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |
This item appears in the following Collection(s)
-
Electrical Engineering [2685 items ]