A New Seven-Level Inverter Topology with Reduced Switch Number
Author | Siddique, Marif Daula |
Author | Iqbal, Atif |
Author | Al-Hitmi, Mohammed |
Available date | 2022-03-31T08:05:51Z |
Publication Date | 2020 |
Publication Name | IECON Proceedings (Industrial Electronics Conference) |
Resource | Scopus |
Identifier | http://dx.doi.org/10.1109/IECON43393.2020.9255108 |
Abstract | This paper aims to improve the power and voltage quality of a new multilevel inverter which contains a smaller number of switches in the specified voltage levels. The single phase of the proposed inverter includes 8 electronic power devices with three dc voltage sources for the seven-level waveforms. Selective harmonic elimination (SHE) technique has been used for the dominant harmonic elimination. The results of the proposed structure with traditional topologies and similar topologies show that, in terms of switch number, driver number, and the total blocking voltage, the proposed structure was superior to the previous versions. This topology is studied by simulations in the environment of PLECS. |
Sponsor | This publication was made possible by Qatar University-Marubeni Concept to Prototype Development Research grant # [M-CTP-CENG-2020-2] from the Qatar University. The statements made herein are solely the responsibility of the authors. |
Language | en |
Publisher | IEEE Computer Society |
Subject | multilevel inverter power switches reduced switched count SHEPWM |
Type | Conference |
Pagination | 3285-3290 |
Volume Number | 2020-October |
Files in this item
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |
This item appears in the following Collection(s)
-
Electrical Engineering [2685 items ]