Show simple item record

AuthorFahad, Mohammad
AuthorSiddique, Marif Daula
AuthorIqbal, Atif
AuthorSarwar, Adil
AuthorMekhilef, Saad
Available date2025-02-19T10:47:53Z
Publication Date2021
Publication NameIEEE Access
ResourceScopus
Identifierhttp://dx.doi.org/10.1109/ACCESS.2021.3064982
ISSN21693536
URIhttp://hdl.handle.net/10576/63187
AbstractMultilevel inverters remain an area of research interest due to the superior performance against a two-level counterpart. Reducing the switch count and stress on the power electronic switches while maintaining a sinusoidal stepped output remains a challenge. A multilevel inverter topology has been proposed in this work which utilizes twelve switches and four dc voltage sources to produce a 15-level staircase output voltage waveform. The objective is to reduce the harmonic in the output voltage and thereby reducing the cost of filter requirement and maintaining high efficiency throughout the operating range. Control of output voltage has been done using the Nearest Level Pulse Width Modulation Strategy (NLPWM). Simulation and hardware implementation of the topology under different loads and dynamic conditions are presented to validate the robust performance.
SponsorThis work was supported by the Qatar University-Marubeni Concept to Prototype Development Research grant # [MCTP-CENG-2020-2] from the Qatar University and the publication charges is paid by the Qatar National Library, Doha, Qatar.
Languageen
PublisherInstitute of Electrical and Electronics Engineers Inc.
SubjectMultilevel inverters
nearest level control (NLC)
power converters
total harmonic distortion (THD)
TitleImplementation and Analysis of a 15-Level Inverter Topology with Reduced Switch Count
TypeArticle
Pagination40623-40634
Volume Number9
dc.accessType Open Access


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record